# Intel<sup>®</sup> Pentium<sup>®</sup> 4 Processor in the 478-Pin Package at 1.40 GHz, 1.50 GHz, 1.60 GHz, 1.70 GHz, 1.80 GHz, 1.90 GHz, and 2GHz #### **Datasheet** ## **Product Features** - § Available at 1.40, 1.50, 1.60, 1.70, 1.80, 1.90 and 2 GHz - § Binary compatible with applications running on previous members of the Intel microprocessor line - § Intel<sup>®</sup> NetBurst™ microarchitecture - § System bus frequency at 400 MHz - S Rapid Execution Engine: Arithmetic Logic Units (ALUs) run at twice the processor core frequency - § Hyper Pipelined Technology - § Advance Dynamic Execution - Very deep out-of-order execution - Enhanced branch prediction - S Level 1 Execution Trace Cache stores 12K micro-ops and removes decoder latency from main execution loops - 🖇 8 KB Level 1 data cache - § 256 KB Advanced Transfer Cache (ondie, full speed Level 2 (L2) cache) with 8-way associativity and Error Correcting Code (ECC) - § 144 Streaming SIMD Extensions 2 (SSE2) instructions - § Enhanced floating point and multimedia unit for enhanced video, audio, encryption, and 3D performance - § Power Management capabilities - System Management mode - Multiple low-power states - Optimized for 32-bit applications running on advanced 32-bit operating systems - § 8-way cache associativity provides improved cache hit rate on load/store operations. The Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor is designed for high-performance desktops and entry level workstations. It is binary compatible with previous Intel Architecture processors. The Pentium 4 processor provides great performance for applications running on advanced operating systems such as Microsoft Windows\* 98, Windows\* Me, Windows\* 2000, Windows\* XP, and UNIX. This is achieved by the Intel<sup>®</sup> NetBurst™ microarchitecture which brings a new level of performance for system buyers. The Pentium 4 processor extends the power of the Pentium III processor with performance headroom for advanced audio and video internet capabilities. Systems based on Pentium 4 processors also include the latest features to simplify system management and lower the total cost of ownership for large and small business environments. The Pentium 4 processor offers great performance for today's and tomorrow's applications. Order Number: 249887-003 April. 2002 Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® Pentium® 4 Processor may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Contact your local Intel sales office or your distributor to obtain the latest specifications and before placing your product order. Copies of documents which have an ordering number and are referenced in this document, or other Intel literature may be obtained by calling 1-800-548-4725 or by visiting Intel's website at http://www.intel.com. Intel, Pentium, Intel NetBurst and the Intel logo are trademarks or registered trademarks of Intel Corporation or its subsidiaries in the United States and other countries. \*Other brands and names may be claimed as the property of others. Copyright © 2001-2002 Intel Corporation. | 1.0 | Intro | duction | 7 | | | | | | |-----|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----|--|--|--|--|--| | | 1.1 | Terminology | | | | | | | | | 1.2 | 1.1.1 Processor Packaging TerminologyReferences | | | | | | | | 2.0 | | | | | | | | | | 2.0 | Electrical Specifications | | | | | | | | | | 2.1<br>2.2 | System Bus and GTLREF | | | | | | | | | 2.2 | Power and Ground Pins Decoupling Guidelines | | | | | | | | | 2.3 | 2.3.1 VCC Decoupling | | | | | | | | | | 2.3.2 System Bus AGTL+ Decoupling | | | | | | | | | | 2.3.3 System Bus Clock (BCLK[1:0]) and Processor Clocking | | | | | | | | | 2.4 | Voltage Identification | | | | | | | | | | 2.4.1 Phase Lock Loop (PLL) Power and Filter | | | | | | | | | 2.5 | Reserved, Unused, and TESTHI Pins | | | | | | | | | 2.6 | System Bus Signal Groups | | | | | | | | | 2.7 | Asynchronous GTL+ Signals | | | | | | | | | 2.8 | Test Access Port (TAP) Connection | | | | | | | | | 2.9 | System Bus Frequency Select Signals (BSEL[1:0]) | | | | | | | | | 2.10<br>2.11 | Maximum Ratings | | | | | | | | | 2.11 | · | | | | | | | | | 2.12 | System Bus AC Specifications | | | | | | | | | 2.14 | Processor AC Timing Waveforms | | | | | | | | 3.0 | Syst | em Bus Signal Quality Specifications | 37 | | | | | | | | 3.1 | BCLK Signal Quality Specifications and Measurement Guidelines | 37 | | | | | | | | 3.2 | System Bus Signal Quality Specifications and Measurement Guidelines | | | | | | | | | 3.3 | System Bus Signal Quality Specifications and Measurement Guidelines | | | | | | | | | | 3.3.1 Overshoot/Undershoot Guidelines | | | | | | | | | | 3.3.2 Overshoot/Undershoot Magnitude | | | | | | | | | | 3.3.3 Overshoot/Undershoot Pulse Duration | | | | | | | | | | 3.3.4 Activity Factor | | | | | | | | | | <ul><li>3.3.5 Reading Overshoot/Undershoot Specification Tables</li><li>3.3.6 Determining if a System Meets the Over/Undershoot Specifications.</li></ul> | | | | | | | | 4.0 | Dool | • | | | | | | | | 4.0 | | age Mechanical Specifications | | | | | | | | | 4.1 | Package Load Specifications | | | | | | | | | 4.2 | Processor Insertion Specifications | | | | | | | | | 4.3<br>4.4 | Processor Mass Specifications | | | | | | | | | 4.4<br>4.5 | Processor Materials Processor Markings | | | | | | | | | 4.6 | Processor Pin-Out Coordinates | | | | | | | | 5.0 | | isting and Signal Definitions | | | | | | | | 3.0 | 5.1 | Intel® Pentium® 4 Processor in the 478-Pin Package Pin Assignments | | | | | | | | | 5.1 | Alphabetical Signals Reference | | | | | | | | | U | | 00 | | | | | | | 6.0 | Ther | nal Specifications and D | esign Considerations | 77 | |-----|------|--------------------------------|----------------------------------------|------| | | 6.1 | Thermal Specifications | | 79 | | | 6.2 | | | | | | | | formance | | | | | 6.2.2 Measurements For T | hermal Specifications | 80 | | 7.0 | Feat | res | | 81 | | | 7.1 | Power-On Configuration Option | ons | 81 | | | 7.2 | | States | | | | | 7.2.1 Normal State—State | 1 | 81 | | | | 7.2.2 AutoHALT Powerdow | n State—State 2 | 81 | | | | 7.2.3 Stop-Grant State—St | ate 3 | 82 | | | | 7.2.4 HALT/Grant Snoop S | tate—State 4 | 83 | | | | 7.2.5 Sleep State—State 5 | | 83 | | | | 7.2.6 Deep Sleep State—S | tate 6 | 84 | | | 7.3 | | | 84 | | | | 7.3.1 Thermal Diode | | 86 | | 8.0 | Box | d Processor Specification | ons | 87 | | | 8.1 | Introduction | | 87 | | | 8.2 | | | | | | | 8.2.1 Boxed Processor Cod | oling Solution Dimensions | 88 | | | | | n Heatsink Weight | | | | | 8.2.3 Boxed Processor Ret | ention Mechanism and Heatsink Attach ( | Clip | | | 8.3 | | | | | | 0.0 | | Supply | | | | 8.4 | | | | | | | | oling Requirements | | | | | | | | | 9.0 | Deb | g Tools Specifications | | 95 | | | 9.1 | Logic Analyzer Interface (LAI) | ) | 95 | | | | | ations | | | | | 9.1.2 Electrical Considerati | ons | 95 | | | | | | | ## Figures | 1 | Typical VCCIOPLL, VCCA and VSSA Power Distribution | | |----|-------------------------------------------------------------------------------------------|----| | 2 | Phase Lock Loop (PLL) Filter Requirements | 15 | | 3 | Vcc Static and Transient Tolerance1, 2, 3 | 22 | | 4 | AC Test Circuit | 30 | | 5 | TCK Clock Waveform | 30 | | 6 | Differential Clock Waveform | 31 | | 7 | Differential Clock Crosspoint Specification | 31 | | 8 | System Bus Common Clock Valid Delay Timings | 32 | | 9 | System Bus Reset and Configuration Timings | 32 | | 10 | Source Synchronous 2X (Address) Timings | 33 | | 11 | Source Synchronous 4X Timings | 34 | | 12 | Power-On Reset and Configuration Timings | | | 13 | THERMTRIP# Power Down Sequence | 35 | | 14 | Test Reset (TRST#), Async GTL+ Input, and PROCHOT# Timing | | | | Waveform | 35 | | 15 | TAP Valid Delay Timing Waveform | | | 16 | BCLK Signal Integrity Waveform | | | 17 | Low-to-High System Bus Receiver Ringback Tolerance | | | 18 | High-to-Low System Bus Receiver Ringback Tolerance | 40 | | 19 | Low-to-High System Bus Receiver Ringback Tolerance for PWRGOOD and TAP Buffers | 40 | | 20 | High-to-Low System Bus Receiver Ringback Tolerance for PWRGOOD and TAP Buffers | | | 21 | Maximum Acceptable Overshoot/Undershoot Waveform | | | 22 | Exploded View of Processor Components on a System Board | | | 23 | Intel® Pentium® 4 Processor in the 478-Pin Package | | | 24 | Processor Cross-Section and Keep-In | | | 25 | Processor Pin Detail | | | 26 | IHS Flatness Specification | | | 27 | Processor Markings | | | 28 | The Coordinates of the Processor Pins As Viewed from the Top of the Package | | | 29 | Example Intel® Pentium®4 Processor in the 478-pin Package Thermal Soluti | on | | | (Not to Scale) | 78 | | 30 | Guideline Locations for Case Temperature (TCASE) Thermocouple | | | | Placement | 80 | | 31 | Stop Clock State Machine | 82 | | 32 | Mechanical Representation of the Boxed Intel® Pentium® 4 Processor in the 478-Pin Package | | | 33 | Side View Space Requirements for the Boxed Processor | | | 34 | Top View Space Requirements for the Boxed Processor | | | 35 | Boxed Processor Fan Heatsink Power Cable Connector Description | | | 36 | MotherBoard Power Header Placement Relative to Processor Socket | | | 37 | Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 1) | | | 38 | Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 2) | | | 30 | Boyed Processor Fan Hoatsink Sot Points | 03 | ## **Tables** | 1 | References | | |----|------------------------------------------------------------------|-----| | 2 | Voltage Identification Definition | 13 | | 3 | System Bus Pin Groups | 17 | | 4 | BSEL[1:0] Frequency Table for BCLK[1:0] | 18 | | 5 | Processor DC Absolute Maximum Ratings | 19 | | 6 | Voltage and Current Specifications | | | 7 | Vcc Static and Transient Tolerance | 21 | | 8 | System Bus Differential BCLK Specifications | 23 | | 9 | AGTL+ Signal Group DC Specifications | 23 | | 10 | Asynchronous GTL+ Signal Group DC Specifications | | | 11 | PWRGOOD and TAP Signal Group DC Specifications | | | 12 | AGTL+ Bus Voltage Definitions | 25 | | 13 | System Bus Differential Clock Specifications | | | 14 | System Bus Common Clock AC Specifications | | | 15 | System Bus Source Synch AC Specifications AGTL+ Signal Group | | | 16 | Miscellaneous Signals AC Specifications | | | 17 | System Bus AC Specifications (Reset Conditions) | | | 18 | TAP Signals AC Specifications | | | 19 | BCLK Signal Quality Specifications | 38 | | 20 | Ringback Specifications for AGTL+ and Asynchronous GTL+ Signal | | | | Groups | 39 | | 21 | Ringback Specifications for PWRGOOD and TAP Signal Group | 39 | | 22 | Source Synchronous (400 MHz) AGTL+ Signal Group Overshoot/ | 4.4 | | 00 | Undershoot Tolerance | 44 | | 23 | Source Synchronous (200 MHz) AGTL+ Signal Group Overshoot/ | 15 | | 24 | Undershoot Tolerance | 40 | | 24 | Tolerance | 15 | | 25 | Asynchronous GTL+, PWRGOOD and TAP Signal Groups Overshoot/ | т | | 20 | Undershoot Tolerance | 46 | | 26 | Description Table for Processor Dimensions | | | 27 | Package Dynamic and Static Load Specifications | | | 28 | Processor Mass | | | 29 | Processor Material Properties | | | 30 | Pin Listing by Pin Name | | | 31 | Pin Listing by Pin Number | | | 32 | Signal Description | | | 33 | Pentium® 4 Processor in the 478-pin Package Thermal Design Power | | | 34 | Power-On Configuration Option Pins | | | 35 | Thermal Diode Parameters | | | 36 | Thermal Diode Interface | | | 37 | Fan Heatsink Power and Signal Specifications | | | 38 | Boxed Processor Fan Heatsink Set Points | | ## 1.0 Introduction The Intel<sup>®</sup> Pentium<sup>®</sup> 4 processor in the 478-pin package is a follow on to the Pentium<sup>®</sup> 4 processor in the 423-pin package with Intel<sup>®</sup> NetBurst<sup>™</sup> microarchitecture. The Pentium 4 processor in the 478-pin package utilizes Flip-Chip Pin Grid Array (FC-PGA2) package technology, and plugs into a 478-pin surface mount, Zero Insertion Force (ZIF) socket, referred to as the mPGA478B socket. The Pentium 4 processor in the 478-pin package like its predecessor, the Pentium 4 processor in the 423-pin package, is based on the same Intel 32-bit micro-architecture, and maintains the tradition of compatibility with IA-32 software. The Pentium 4 processor in the 478-pin package uses the same 0.18 micron processor core as the Pentium 4 processor in the 423-pin package and is designed for single processor desktop systems. The Intel NetBurst microarchitecture features include hyper pipelined technology, a rapid execution engine, a 400 MHz system bus, and an execution trace cache. The hyper pipelined technology doubles the pipeline depth in the Pentium 4 processor, allowing the processor to reach much higher core frequencies. The rapid execution engine allows the two integer ALUs in the processor to run at twice the core frequency, which allows many integer instructions to execute in 1/2 clock tick. The 400 MHz system bus is a quad-pumped bus running off a 100 MHz system clock making 3.2 GB/sec data transfer rates possible. The execution trace cache is a first level cache that stores approximately 12k decoded micro-operations, which removes the decoder from the main execution path, thereby increasing performance. Additional features within the Intel NetBurst microarchitecture include advanced dynamic execution, advanced transfer cache, enhanced floating point and multi-media unit, and Streaming SIMD Extensions 2 (SSE2). The advanced dynamic execution improves speculative execution and branch prediction internal to the processor. The advanced transfer cache is a 256KB, on-die level 2 (L2) cache with increased bandwidth over previous micro-architectures. The floating point and multi-media units have been improved by making the registers 128 bits wide and adding a separate register for data movement. Finally, SSE2 adds 144 new instructions for double-precision floating point, SIMD integer, and memory management. Power management capabilities such as AutoHALT, Stop-Grant, Sleep, and Deep Sleep have also been retained. The Streaming SIMD Extensions 2 enable break-through levels of performance in multimedia applications including 3-D graphics, video decoding/encoding, and speech recognition. The new packed double-precision floating-point instructions enhance performance for applications that require greater range and precision, including scientific and engineering applications and advanced 3-D geometry techniques, such as ray tracing. The Pentium 4 processor in the 478-pin package 400 MHz Intel NetBurst microarchitecture system bus utilizes a split-transaction, deferred reply protocol like the Pentium 4 processor in the 423-pin package. This system bus is not compatible with the P6 processor family bus. The 400 MHz Intel NetBurst microarchitecture system bus uses Source-Synchronous Transfer (SST) of address and data to improve performance by transferring data four times per bus clock (4X data transfer rate, as in AGP 4X). Along with the 4X data bus, the address bus can deliver addresses two times per bus clock and is referred to as a "double-clocked" or 2X address bus. Working together, the 4X data bus and 2X address bus provide a data bus bandwidth of up to 3.2 Gbytes/second. Intel will be enabling support components for the Pentium 4 processor in the 478-pin package including heatsink, heat sink retention mechanism, and socket. Manufacturability is a high priority; hence, mechanical assembly can be completed from the top of the motherboard and should not require any special tooling. The enabled components for the 478-pin package will be similar but different from the enabled components for the 423-pin package due to package stackup differences. The processor system bus uses a variant of GTL+ signalling technology called Assisted Gunning Transceiver Logic (AGTL+) signalling technology. ## 1.1 Terminology A '#' symbol after a signal name refers to an active low signal, indicating a signal is in the active state when driven to a low level. For example, when RESET# is low, a reset has been requested. Conversely, when NMI is high, a nonmaskable interrupt has occurred. In the case of signals where the name does not imply an active state but describes part of a binary sequence (such as *address* or *data*), the '#' symbol implies that the signal is inverted. For example, D[3:0] = 'HLHL' refers to a hex 'A', and D[3:0]# = 'LHLH' also refers to a hex 'A' (H= High logic level, L= Low logic level). "System Bus" refers to the interface between the processor and system core logic (a.k.a. the chipset components). The system bus is a multiprocessing interface to processors, memory, and I/O. ## 1.1.1 Processor Packaging Terminology Commonly used terms are explained here for clarification: - Pentium<sup>®</sup> 4 processor in the 478-pin package (also referred as the Processor) 0.18 micron Pentium 4 processor core in the FC-PGA2 package. - Pentium<sup>®</sup> 4 processor in the 423-pin package 0.18 micron Pentium 4 processor core in the PGA package. - **Processor** For this document, the term processor is the generic form of Pentium 4 processor in the 478-pin package. - Keep-out zone The area on or near the processor that system design can not utilize. - Intel<sup>®</sup> 850 chipset— Chipset which supports RDRAM\* memory technology for the Pentium 4 processor in the 478-pin package. - Intel® 845 chipset— Chipset which supports PC133 and DDR memory technology for the Pentium 4 processor in the 478-pin package. - **Processor core** Processor core die with integrated L2 cache. - FC-PGA2 package Flip-Chip Pin Grid Array package with 50-mil pin pitch and Integrated Heat Spreader. - mPGA478B socket Surface mount, 478 pin, Zero Insertion Force (ZIF) socket with 50 mil pin pitch. Mates the processor to the system board. - Integrated heat spreader —The surface used to make contact between a heatsink or other thermal solution and the processor. Abbreviated IHS. • **Retention mechanism** —The structure mounted on the system board which provides support and retention of the processor heatsink. ## 1.2 References Material and concepts available in the following documents may be beneficial when reading this document: Table 1. References | Document | Order Number | |--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------| | Intel® Pentium® 4 Processor in the 478-pin Package and Intel® 850 Chipset Platform Design Guide | http://developer.intel.com/design/<br>pentium4/guides/249888.htm | | Intel® Pentium® 4 Processor in 478-pin Package and Intel® 845 Chipset Platform for SDR Design Guide | http://developer.intel.com/design/<br>pentium4/guides/298354.htm | | Intel® Pentium® 4 Processor in 478-pin Package and Intel® 845 Chipset Platform for DDR Design Guide | http://developer.intel.com/design/chipsets/designex/298605.htm | | Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines | http://developer.intel.com/design/<br>pentium4/guides/249889.htm | | Intel® Pentium® 4 Processor VR-Down Design Guidelines | http://developer.intel.com/design/<br>Pentium4/guides/249891.htm | | CK00 Clock Synthesizer/Driver Design Guidelines | http://developer.intel.com/design/<br>pentium4/guides/249206.htm | | Intel® Pentium® 4 Processor 478-Pin Socket (mPGA478B) Design Guidelines | http://developer.intel.com/design/<br>pentium4/guides/249890.htm | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual Volume 1: Basic<br>Architecture | http://developer.intel.com/design/<br>pentium4/manuals/245470.htm | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual, Volume 2: Instruction Set Reference | http://developer.intel.com/design/<br>pentium4/manuals/245471.htm | | IA-32 Intel <sup>®</sup> Architecture Software Developer's Manual, Volume 3: System Programming Guide | http://developer.intel.com/design/<br>pentium4/manuals/245472.htm | | Intel® Pentium® 4 Processor in the 478-pin Package I/O Buffer Models <sup>2</sup> | Note 1 | | Intel® Pentium® 4 Processor in the 478-pin Package Overshoot Checker | Note 1 | | ITP700 Debug Port Design Guide | http://developer.intel.com/design/Xeon/<br>guides/249679.htm | #### NOTES: - Contact your Intel representative for the latest revision of the documents without order numbers. - 2. The I/O Buffer Models are in IBIS format. This page is intentionally left blank. ## 2.0 Electrical Specifications ## 2.1 System Bus and GTLREF Most Pentium 4 processor in the 478-pin package system bus signals use Assisted Gunning Transceiver Logic (AGTL+) signalling technology. As with the Intel P6 family of microprocessors, this signalling technology provides improved noise margins and reduced ringing through low voltage swings and controlled edge rates. Like the Pentium 4 processor in the 423-pin package, the termination voltage level for the Pentium 4 processor in the 478-pin package AGTL+ signals is $V_{\rm CC}$ , which is the operating voltage of the processor core. The use of a termination voltage that is determined by the processor core allows better voltage scaling on the system bus for the Pentium 4 processor in the 478-pin package. Because of the speed improvements to data and address bus, signal integrity and platform design methods have become more critical than with previous processor families. Design guidelines for the Pentium 4 processor in the 478-pin package system bus are detailed in the appropriate Platform Design Guide (refer to Table 1). The AGTL+ inputs require a reference voltage (GTLREF) which is used by the receivers to determine if a signal is a logical 0 or a logical 1. GTLREF must be generated on the system board (see Table 12 for GTLREF specifications). Termination resistors are provided on the processor silicon and are terminated to its core voltage ( $V_{\rm CC}$ ). Intel chipsets will also provide on-die termination, thus eliminating the need to terminate the bus on the system board for most AGTL+ signals. Some AGTL+ signals do not include on-die termination and must be terminated on the system board. See Table 3 for details regarding these signals. The AGTL+ bus depends on incident wave switching. Therefore timing calculations for AGTL+ signals are based on flight time as opposed to capacitive deratings. Analog signal simulation of the system bus, including trace lengths, is highly recommended when designing a system. #### 2.2 Power and Ground Pins For clean on-chip power distribution, the Pentium 4 processor in the 478-pin package has 85 $V_{CC}$ (power) and 181 $V_{SS}$ (ground) inputs. All power pins must be connected to $V_{CC}$ , while all $V_{SS}$ pins must be connected to a system ground plane. The processor $V_{CC}$ pins must be supplied the voltage determined by the VID (Voltage ID) pins. ## 2.3 Decoupling Guidelines Due to its large number of transistors and high internal clock speeds, the processor is capable of generating large average current swings between low and full power states. This may cause voltages on power planes to sag below their minimum values if bulk decoupling is not adequate. Care must be taken in the board design to ensure that the voltage provided to the processor remains within the specifications listed in Table 6. Failure to do so can result in timing violations or reduced lifetime of the component. For further information and design guidelines, refer to Table 1 for the appropriate Platform Design Guide, and the *Intel® Pentium® 4 Processor VR-Down Design Guidelines*. ## 2.3.1 V<sub>CC</sub> Decoupling Regulator solutions need to provide bulk capacitance with a low Effective Series Resistance (ESR) and keep a low interconnect resistance from the regulator to the socket. Bulk decoupling for the large current swings when the part is powering on, or entering/exiting low power states, must be provided by the voltage regulator solution (VR). For more details on this topic, refer to Table 1 for the appropriate Platform Design Guide, and the Intel® Pentium® 4 Processor VR-Down Design Guidelines. #### 2.3.2 System Bus AGTL+ Decoupling The Pentium 4 processor in the 478-pin package integrates signal termination on the die as well as incorporates high frequency decoupling capacitance on the processor package. Decoupling must also be provided by the system motherboard for proper AGTL+ bus operation. For more information, refer to Table 1 for the appropriate Platform Design Guide. #### 2.3.3 System Bus Clock (BCLK[1:0]) and Processor Clocking BCLK[1:0] directly controls the system bus interface speed as well as the core frequency of the processor. As in previous generation processors, the Pentium 4 processor in the 478-pin package core frequency is a multiple of the BCLK[1:0] frequency. The Pentium 4 processor in the 478-pin package bus ratio multiplier will be set at its default ratio during manufacturing. No jumpers or user intervention is necessary, and the processor will automatically run at the speed indicated on the package. Like the Pentium 4 processor in the 423-pin package, the Pentium 4 processor in the 478-pin package uses a differential clocking implementation. For more information on the Pentium 4 processor in the 478-pin package clocking refer to the *CK00 Clock Synthesizer/Driver Design Guidelines*. ## 2.4 Voltage Identification The VID specification for Pentium 4 processor in the 478-pin package is supported by the Intel® Pentium® 4 Processor VR-Down Design Guidelines. The voltage set by the VID pins is the maximum voltage allowed by the processor. A minimum voltage is provided in Table 6 and changes with frequency. This allows processors running at a higher frequency to have a relaxed minimum voltage specification. The specifications have been set such that one voltage regulator can work with all supported frequencies. The Pentium 4 processor in the 478-pin package uses five voltage identification pins, VID[4:0], to support automatic selection of power supply voltages. Table 2 specifies the voltage level corresponding to the state of VID[4:0]. A '1' in this table refers to a high voltage level and a '0' refers to low voltage level. The definition provided in Table 2 is not related in any way to previous P6 processors or VRs, but is compatible with Pentium 4 processor in the 423-pin package. If the processor socket is empty (VID[4:0] = 11111), or the voltage regulation circuit cannot supply the voltage that is requested, it must disable itself. See the *Intel® Pentium® 4 Processor VR-Down Design Guidelines* for more details. Power source characteristics must be guaranteed to be stable whenever the supply to the voltage regulator is stable. Table 2. Voltage Identification Definition | | | Proce | ssor Pins | | | |------|------|-------|-----------|------|---------------------| | VID4 | VID3 | VID2 | VID1 | VID0 | V <sub>CC_MAX</sub> | | 1 | 1 | 1 | 1 | 1 | VRM output off | | 1 | 1 | 1 | 1 | 0 | 1.100 | | 1 | 1 | 1 | 0 | 1 | 1.125 | | 1 | 1 | 1 | 0 | 0 | 1.150 | | 1 | 1 | 0 | 1 | 1 | 1.175 | | 1 | 1 | 0 | 1 | 0 | 1.200 | | 1 | 1 | 0 | 0 | 1 | 1.225 | | 1 | 1 | 0 | 0 | 0 | 1.250 | | 1 | 0 | 1 | 1 | 1 | 1.275 | | 1 | 0 | 1 | 1 | 0 | 1.300 | | 1 | 0 | 1 | 0 | 1 | 1.325 | | 1 | 0 | 1 | 0 | 0 | 1.350 | | 1 | 0 | 0 | 1 | 1 | 1.375 | | 1 | 0 | 0 | 1 | 0 | 1.400 | | 1 | 0 | 0 | 0 | 1 | 1.425 | | 1 | 0 | 0 | 0 | 0 | 1.450 | | 0 | 1 | 1 | 1 | 1 | 1.475 | | 0 | 1 | 1 | 1 | 0 | 1.500 | | 0 | 1 | 1 | 0 | 1 | 1.525 | | 0 | 1 | 1 | 0 | 0 | 1.550 | | 0 | 1 | 0 | 1 | 1 | 1.575 | | 0 | 1 | 0 | 1 | 0 | 1.600 | | 0 | 1 | 0 | 0 | 1 | 1.625 | | 0 | 1 | 0 | 0 | 0 | 1.650 | | 0 | 0 | 1 | 1 | 1 | 1.675 | | 0 | 0 | 1 | 1 | 0 | 1.700 | | 0 | 0 | 1 | 0 | 1 | 1.725 | | 0 | 0 | 1 | 0 | 0 | 1.750 | | 0 | 0 | 0 | 1 | 1 | 1.775 | | 0 | 0 | 0 | 1 | 0 | 1.800 | | 0 | 0 | 0 | 0 | 1 | 1.825 | | 0 | 0 | 0 | 0 | 0 | 1.850 | #### 2.4.1 Phase Lock Loop (PLL) Power and Filter $V_{CCA}$ and $V_{CCIOPLL}$ are power sources required by the PLL clock generators on the Pentium 4 processor in the 478-pin package silicon. Since these PLLs are analog in nature, they require quiet power supplies for minimum jitter. Jitter is detrimental to the system: it degrades external I/O timings as well as internal core timings (i.e., maximum frequency). To prevent this degradation, these supplies must be low pass filtered from $V_{CC}$ . A typical filter topology is shown in Figure 1. The AC low-pass requirements, with input at $V_{CC}$ and output measured across the capacitor ( $C_A$ or $C_{IO}$ in Figure 1), is as follows: - < 0.2 dB gain in pass band</li> - < 0.5 dB attenuation in pass band < 1 Hz (see DC drop in next set of requirements)</li> - > 34 dB attenuation from 1 MHz to 66 MHz - > 28 dB attenuation from 66 MHz to core frequency The filter requirements are illustrated in Figure 2. For recommendations on implementing the filter refer to Table 1 for the appropriate Platform Design Guide. Figure 1. Typical V<sub>CCIOPLL</sub>, V<sub>CCA</sub> and V<sub>SSA</sub> Power Distribution Figure 2. Phase Lock Loop (PLL) Filter Requirements #### NOTES: - 1. Diagram not to scale. - 2. No specification for frequencies beyond fcore (core frequency). - 3. fpeak, if existent, should be less than 0.05 MHz. ## 2.5 Reserved, Unused, and TESTHI Pins All RESERVED pins must remain unconnected. Connection of these pins to $V_{CC}$ , $V_{SS}$ , or to any other signal (including each other) can result in component malfunction or incompatibility with a future Pentium 4 processor in the 478-pin package. See Chapter 5.0 for a pin listing of the processor and the location of all RESERVED pins. For reliable operation, always connect unused inputs or bidirectional signals to an appropriate signal level. In a system level design, on-die termination has been included on the Pentium 4 processor to allow signals to be terminated within the processor silicon. Most unused AGTL+ inputs should be left as no connects, as AGTL+ termination is provided on the processor silicon. However, see Table 3 for details on AGTL+ signals that do not include on-die termination. Unused active high inputs should be connected through a resistor to ground ( $V_{\rm SS}$ ). Unused outputs can be left unconnected, however this may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. A resistor must be used when tying bidirectional signals to power or ground. When tying any signal to power or ground, a resistor will also allow for system testability. For unused AGTL+ input or I/O signals, use pull-up resistors of the same value for the on-die termination resistors ( $R_{\rm TT}$ ). See Table 12. TAP, Asynchronous GTL+ inputs, and Asynchronous GTL+ outputs do not include on-die termination. Input and used outputs must be terminated on the system board. Unused outputs may be terminated on the system board or left unconnected. Note that leaving unused output unterminated may interfere with some TAP functions, complicate debug probing, and prevent boundary scan testing. Signal termination for these signal types is discussed in the appropriate Platform Design Guide, and the *ITP700 Debug Port Design Guide*. The TESTHI pins should be tied to the processor $V_{CC}$ using a matched resistor, where a matched resistor has a resistance value within ± 20% of the impedance of the board transmission line traces. For example, If the trace impedance is 50 $\Omega$ , then a value between 40 $\Omega$ and 60 $\Omega$ is required. The TESTHI pins may use individual pull-up resistors or be grouped together as detailed below. A matched resistor should be used for each group: - 1) TESTHI[1:0] - 2) TESTHI[5:2] - 3) TESTHI[10:8] - 4) TESTHI[12:11] Additionally, if the ITPCLKOUT[1:0] pins are not used (refer to Section 5.2) then they may be connected individually to $V_{CC}$ using matched resistors or grouped with TESTHI[5:2] with a single matched resistor. If they are being used, individual termination with 1 k $\Omega$ resistors is acceptable. Tying ITPCLKOUT[1:0] directly to $V_{CC}$ or sharing a pull-up resistor to $V_{CC}$ will prevent use of debug interposers. This implementation is strongly discouraged for system boards that do not implement an onboard debug port. As an alternative, group 2 (TESTHI [5:2]), and the ITPCLKOUT[1:0] pins may be tied directly to the processor $V_{\text{CC}}$ . This has no impact on system functionality. TESTHI[0] and TESTHI[12] may also be tied directly to processor $V_{\text{CC}}$ if resistor termination is a problem, but matched resistor termination is recommended. In the case of the ITPCLKOUT[1:0], direct tie to $V_{\text{CC}}$ is strongly discouraged for system boards that do not implement an onboard debug port. ## 2.6 System Bus Signal Groups In order to simplify the following discussion, the system bus signals have been combined into groups by buffer type. AGTL+ input signals have differential input buffers, which use GTLREF as a reference level. In this document, the term "AGTL+ Input" refers to the AGTL+ input group as well as the AGTL+ I/O group when receiving. Similarly, "AGTL+ Output" refers to the AGTL+ output group as well as the AGTL+ I/O group when driving. With the implementation of a source synchronous data bus comes the need to specify two sets of timing parameters. One set is for common clock signals which are dependent upon the rising edge of BCLK0 (ADS#, HIT#, HITM#, etc.) and the second set is for the source synchronous signals which are relative to their respective strobe lines (data and address) as well as the rising edge of BCLK0. Asychronous signals are still present (A20M#, IGNNE#, etc.) and can become active at any time during the clock cycle. Table 3 identifies which signals are common clock, source synchronous, and asynchronous. Table 3. System Bus Pin Groups | Signal Group | Type | Signals <sup>1</sup> | | | | |-----------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | AGTL+ Common Clock Input | Synchronous to BCLK[1:0] | BPRI#, DEFER#, RESET# <sup>2</sup> , RS[2:0]#, RSP#, TRDY# | | | | | AGTL+ Common Clock I/O | Synchronous to BCLK[1:0] | AP[1:0]#, ADS#, BINIT#, BNR#, BPM[5:0]# <sup>2</sup> , BR0# <sup>2</sup> , DBSY#, DP[3:0]#, DRDY#, HIT#, HITM#, LOCK#, MCERR# | | | | | ACTI + Source Synchronous I/O | Synchronous to assoc. | Signals Associated Strobe REQ[4:0]#, A[16:3]#5 ADSTB0# A[35:17]#5 ADSTB1# | | | | | AGTL+ Source Synchronous I/O | strobe | D[15:0]#, DBI0# DSTBP0#, DSTBN0# | | | | | | | D[31:16]#, DBI1# DSTBP1#, DSTBN1# | | | | | | | D[47:32]#, DBI2# DSTBP2#, DSTBN2# | | | | | | | D[63:48]#, DBI3# DSTBP3#, DSTBN3# | | | | | AGTL+ Strobes | Synchronous to BCLK[1:0] | ADSTB[1:0]#, DSTBP[3:0]#, DSTBN[3:0]# | | | | | Asynchronous GTL+ Input <sup>4, 5</sup> | | A20M#, IGNNE#, INIT#, LINT0/INTR, LINT1/NMI, SMI#, SLP#, STPCLK# | | | | | Asynchronous GTL+ Output <sup>4</sup> | | FERR#, IERR# <sup>2</sup> , THERMTRIP#, PROCHOT# | | | | | TAP Input <sup>4</sup> | Synchronous to TCK | TCK, TDI, TMS, TRST# | | | | | TAP Output <sup>4</sup> | Synchronous to TCK | TDO | | | | | System Bus Clock | Clock | BCLK[1:0], ITP_CLK[1:0] <sup>3</sup> | | | | | Power/Other | | VCC, VCCA, VCCIOPLL, VID[4:0], VSS, VSSA, GTLREF[3:0], COMP[1:0], RESERVED, TESTHI[12:8], TESTHI[5:0], THERMDA, THERMDC, VCC_SENSE, VSS_SENSE, PWRGOOD, VCCVID, BSEL[1:0], SKTOCC#, DBR <sup>3</sup> , ITPCLKOUT[1:0] | | | | #### NOTE - 1. Refer to Section 5.2 for signal descriptions. - 2. These AGTL+ signals do not have on-die termination and must be terminated on the system board. - 3. In processor systems where there is no debug port implemented on the system board, these signals are used to support a debug port interposer. In systems with the debug port implemented on the system board, these signals are no connects. - These signal groups are not terminated by the processor. Refer to Section 2.5, the ITP700 Debug Port Design Guide, and the appropriate Platform Design Guide as referenced in Table 1 for termination requirements and further details. - 5. The value of these pins during the active-to-inactive edge of RESET# determine processor configuration options. See Section 7.1 for details. ## 2.7 Asynchronous GTL+ Signals The Pentium 4 processor in the 478-pin package does not utilize CMOS voltage levels on any signals that connect to the processor. As a result, legacy input signals such as A20M#, IGNNE#, INIT#, LINT0/INTR, LINT1/NMI, SMI#, SLP#, and STPCLK# utilize GTL+ input buffers. Legacy output FERR# and other non-AGTL+ signals (THERMTRIP# and PROCHOT#) utilize GTL+ output buffers. All of these signals follow the same DC requirements as AGTL+ signals, however the outputs are not actively driven high (during a logical 0 to 1 transition) by the processor (the major difference between GTL+ and AGTL+). These signals do not have setup or hold time specifications in relation to BCLK[1:0]. However, all of the Asynchronous GTL+ signals are required to be asserted for at least two BCLKs in order for the processor to recognize them. See Section 2.11 and Section 2.13 for the DC and AC specifications for the Asynchronous GTL+ signal groups. See section Section 7.2 for additional timing requirements for entering and leaving the low power states. ## 2.8 Test Access Port (TAP) Connection Due to the voltage levels supported by other components in the Test Access Port (TAP) logic, it is recommended that the Pentium 4 processor in the 478-pin package be first in the TAP chain and followed by any other components within the system. A translation buffer should be used to connect to the rest of the chain unless one of the other components is capable of accepting an input of the appropriate voltage level. These considerations must be made for TCK, TMS, TRST#, TDI, and TDO. Two copies of each signal may be required, with each driving a different voltage level. ## 2.9 System Bus Frequency Select Signals (BSEL[1:0]) The BSEL[1:0] signals are used to select the frequency of the processor input clock (BCLK[1:0]). Table 4 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset, and clock synthesizer. All agents must operate at the same frequency. The Pentium 4 processor in the 478-pin package currently operates at a 400 MHz system bus frequency (selected by a 100 MHz BCLK[1:0] frequency). Individual processors will only operate at their specified system bus frequency. For more information about these pins refer to Section 5.2 and the appropriate Platform Design Guide. Table 4. BSEL[1:0] Frequency Table for BCLK[1:0] | BSEL1 | BSEL0 | Function | |-------|-------|----------| | L | L | 100 MHz | | L | Н | RESERVED | | Н | L | RESERVED | | Н | Н | RESERVED | ## 2.10 Maximum Ratings Table 5 lists the processor's maximum environmental stress ratings. Functional operation at the absolute maximum and minimum is neither implied nor guaranteed. The processor should not receive a clock while subjected to these conditions. Functional operating parameters are listed in the AC and DC tables. Extended exposure to the maximum ratings may affect device reliability. Furthermore, although the processor contains protective circuitry to resist damage from electro static discharge (ESD), one should always take precautions to avoid high static voltages or electric fields. Table 5. Processor DC Absolute Maximum Ratings | Symbol | Parameter | Min | Max | Unit | Notes | |----------------------------|---------------------------------------------------------------------|------|------|------|-------| | TSTORAGE | Processor storage temperature | -40 | 85 | °C | 2 | | V <sub>CC</sub> | Any processor supply voltage with respect to V <sub>SS</sub> | -0.5 | 2.10 | V | 1 | | V <sub>inAGTL+</sub> | AGTL+ buffer DC input voltage with respect to V <sub>SS</sub> | -0.3 | 2.10 | V | | | V <sub>inAsynch_GTL+</sub> | Asynch GTL+ buffer DC input voltage with respect to V <sub>SS</sub> | -0.3 | 2.10 | V | | | I <sub>VID</sub> | Max VID pin current | | 5 | mA | | #### NOTE: - 1. This rating applies to any processor pin. - 2. Contact Intel for storage requirements in excess of one year. ## 2.11 Processor DC Specifications The processor DC specifications in this section are defined at the processor core silicon and not at the package pins unless noted otherwise. See Chapter 5.0 for the pin signal definitions and signal pin assignments. Most of the signals on the processor system bus are in the AGTL+ signal group. The DC specifications for these signals are listed in Table 9. Previously, legacy signals and Test Access Port (TAP) signals to the processor used low-voltage CMOS buffer types. However, these interfaces now follow DC specifications similar to GTL+. The DC specifications for these signal groups are listed in Table 11. Table 6 through Table 11 list the DC specifications for the Pentium 4 processor in the 478pin package and are valid only while meeting specifications for case temperature, clock frequency, and input voltages. Care should be taken to read all notes associated with each parameter. **Table 6. Voltage and Current Specifications** | Symbol | Parameter | Min | Тур | Max | Unit | Notes <sup>1, 9</sup> | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|---------------------|------------------------------------------------------|------|-----------------------| | Vcc | V <sub>CC</sub> for processor at 1.40 GHz 1.50 GHz <sup>10</sup> 1.60 GHz 1.70 GHz <sup>10</sup> 1.80 GHz 1.90 GHz 2 GHz | 1.585<br>1.580<br>1.570<br>1.565<br>1.560<br>1.545<br>1.540 | Refer to Table 7 an | d Figure 3 | V | 2, 3, 4, 5 | | Icc | I <sub>CC</sub> for processor at 1.40 GHz 1.50 GHz <sup>10</sup> 1.60 GHz 1.70 GHz <sup>10</sup> 1.80 GHz 1.90 GHz 2 GHz | | | 41.3<br>43.5<br>45.9<br>48.1<br>50.4<br>55.2<br>57.4 | А | | | I <sub>SGNT</sub><br>I <sub>SLP</sub> | I <sub>CC</sub> Stop-Grant 1.40 GHz 1.50 GHz <sup>10</sup> 1.60 GHz 1.70 GHz <sup>10</sup> 1.80 GHz 1.90 GHz 2 GHz | | | 12.3<br>12.4<br>12.6<br>12.9<br>13.1<br>16.5 | А | 6, 8 | | I <sub>TCC</sub> | I <sub>CC</sub> TCC active | | | I <sub>CC</sub> | Α | 7 | | I <sub>CC PLL</sub> | I <sub>CC</sub> for PLL pins | | | 30 | mA | | - 1. Unless otherwise noted, all specifications in this table are based on estimates and simulations, not empirical data. These specifications will be updated with characterized data from silicon measurements at a later date. - 2. These voltages are targets only. A variable voltage source should exist on systems in the event that a different voltage is required. See Section 2.4 and Table 2 for more information. - 3. The voltage specification requirements are measured across $V_{CC\_SENSE}$ and $V_{SS\_SENSE}$ pins at the socket with a 100 MHz bandwidth oscilloscope, 1.5 pF maximum probe capacitance, and 1 $M\Omega$ minimum impedance. The maximum length of ground wire on the probe should be less than 5 mm. Ensure external noise from the system is not coupled into the scope probe. - 4. Refer to Table 7 and Figure 3 for the minimum, typical, and maximum V<sub>CC</sub> allowed for a given current. The processor should not be subjected to any $V_{CC}$ and $I_{CC}$ combination wherein $V_{CC}$ exceeds $V_{CC}$ MAX for a given current. Moreover, V<sub>CC</sub> should never exceed the VID voltage. Failure to adhere to this specification can shorten the processor lifetime. - 5. $V_{\text{CC\_MIN}}$ is defined at $I_{\text{CC\_MAX}}$ . - 6. The current specified is also for AutoHALT State. - 7. The maximum instantaneous current the processor will draw while the thermal control circuit is active as indicated by the assertion of PROCHOT# is the same as the maximum $I_{CC}$ for the processor. - 8. I $_{\rm CC}$ Stop-Grant and I $_{\rm CC}$ Sleep are specified at V $_{\rm CC}$ MAX. 9. These specifications apply to processors with a VID setting of 1.75 V. - 10. Some processors at this frequency have special specifications. These parts are distinguishable by their S-Spec number. Refer to the Supplement to the Intel® Pentium® 4 Processor Specification Update for the detailed specifications and for the specific S-Specs associated with these differing specifications. Table 7. Vcc Static and Transient Tolerance | Inc (A) | Voltage D | eviation from VID Settin | g (V) <sup>1, 2, 3</sup> | |---------|-----------|--------------------------|--------------------------| | Icc (A) | Maximum | Typical | Minimum | | 0 | 0.000 | -0.025 | -0.050 | | 5 | -0.010 | -0.037 | -0.064 | | 10 | -0.019 | -0.048 | -0.078 | | 15 | -0.029 | -0.060 | -0.092 | | 20 | -0.038 | -0.072 | -0.106 | | 25 | -0.048 | -0.083 | -0.120 | | 30 | -0.057 | -0.095 | -0.133 | | 35 | -0.067 | -0.107 | -0.147 | | 40 | -0.076 | -0.119 | -0.161 | | 45 | -0.085 | -0.130 | -0.175 | | 50 | -0.095 | -0.142 | -0.189 | | 55 | -0.105 | -0.154 | -0.203 | | 60 | -0.114 | -0.165 | -0.217 | | 65 | -0.124 | -0.177 | -0.231 | | 70 | -0.133 | -0.189 | -0.245 | - 1. The loadline specifications include both static and transient limits. - This table is intended to aid in reading descrete points on Figure 3. This table is intended to aid in reading descrete points on Figure 3. The loadlines specify voltage limits at the die measured at the V<sub>CC\_sense</sub> and V<sub>SS\_sense</sub> pins. Voltage regulation feedback for voltage regulator circuits must be taken from processor V<sub>CC</sub> and V<sub>SS</sub> pins. Refer to the Intel® Pentium® 4 Processor VR-Down Design Guidelines for socket loadline guidelines and VR implementation details. Figure 3. Vcc Static and Transient Tolerance<sup>1, 2, 3</sup> #### NOTES: - 1. The loadline specification includes both static and transient limits. - This loadline specification applies both state and translert limits. This loadline specification applies to processors with a VID setting of 1.75 V. The loadlines specify voltage limits at the die measured at the V<sub>CC\_sense</sub> and V<sub>SS\_sense</sub> pins. Voltage regulation feedback for voltage regulator circuits must be taken from processor V<sub>CC</sub> and V<sub>SS</sub> pins. Refer to the Intel® Pentium® 4 Processor VR-Down Design Guidelines for socket loadline guidelines and VR implementation details. | Table 8. | System | <b>Bus Differential</b> | <b>BCLKS</b> | pecifications | |----------|--------|-------------------------|--------------|---------------| |----------|--------|-------------------------|--------------|---------------| | Symbol | Parameter | Min | Тур | Max | Unit | Figure | Notes <sup>1</sup> | |-------------------------|-----------------------------|------------------------------------------|-------|------------------------------------------|------|--------|--------------------| | V <sub>L</sub> | Input Low Voltage | -0.150 | 0.000 | N/A | V | 6 | | | V <sub>H</sub> | Input High Voltage | 0.660 | 0.710 | 0.850 | V | 6 | | | V <sub>CROSS(abs)</sub> | Absolute Crossing<br>Point | 0.250 | N/A | 0.550 | V | 6, 7 | 2, 3, 8 | | V <sub>CROSS(rel)</sub> | Relative Crossing<br>Point | 0.250 +<br>0.5(V <sub>Havg</sub> - 0.71) | N/A | 0.550 +<br>0.5(V <sub>Havg</sub> - 0.71) | V | 6, 7 | 2, 3, 8, 9 | | ΔV <sub>CROSS</sub> | Range of Crossing<br>Points | N/A | N/A | 0.140 | V | 6, 7 | 2, 10 | | V <sub>OV</sub> | Overshoot | N/A | N/A | V <sub>H</sub> + 0.3 | V | 6 | 4 | | V <sub>US</sub> | Undershoot | - 0.3 | N/A | N/A | V | 6 | 5 | | V <sub>RBM</sub> | Ringback Margin | 0.200 | N/A | N/A | V | 6 | 6 | | V <sub>TM</sub> | Threshold Margin | V <sub>CROSS</sub> - 0.100 | N/A | V <sub>CROSS</sub> + 0.100 | V | 6 | 7 | #### NOTES:. - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. Crossing voltage is defined as the instantaneous voltage value when the rising edge of BCLK0 equals the falling edge of BCLK1. - V<sub>Havg</sub> is the statistical average of the V<sub>H</sub> measured by the oscilloscope. Overshoot is defined as the absolute value of the maximum voltage. - 5. Undershoot is defined as the absolute value of the minimum voltage. - 6. Ringback Margin is defined as the absolute voltage difference between the maximum Rising Edge Ringback and the maximum Falling Edge Ringback. - 7. Threshold Region is defined as a region entered around the crossing point voltage in which the differential receiver switches. It includes input threshold hysteresis. - 8. The crossing point must meet the absolute and relative crossing point specifications simultaneously. - 9. V<sub>Havg</sub> can be measured directly using "Vtop" on Agilent\* scopes and "High" on Tektronix\* scopes. - $10.\Delta V_{CROSS}$ is defined as the total variation of all crossing voltages as defined in note 2. Table 9. AGTL+ Signal Group DC Specifications | Symbol | Parameter | Min | Max | Unit | Notes <sup>1</sup> | |--------|------------------------|----------------|-----------------|------|--------------------| | VIL | Input Low Voltage | 0.0 | GTLREF - 0.100 | V | 2, 6 | | VIH | Input High Voltage | GTLREF + 0.100 | V <sub>cc</sub> | V | 3, 4, 6 | | Vон | Output High Voltage | N/A | V <sub>cc</sub> | V | 4, 6 | | loL | Output Low Current | N/A | 64 | mA | 7 | | ILI | Input Leakage Current | N/A | ± 100 | μΑ | | | ILO | Output Leakage Current | N/A | ± 100 | μΑ | | | Ron | Buffer On Resistance | 5 | 11 | Ω | 5 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. VIL is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. - 3. VIH is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. - 4. Vih and Voh may experience excursions above $V_{CC}$ . However, input signal drivers must comply with the signal quality specifications in Chapter 3.0. - 5. Refer to processor I/O Buffer Models for I/V characteristics. - 6. The $V_{\rm CC}$ referred to in these specifications is the instantaneous $V_{\rm CC}$ - 7. $V_{OL\ MAX}$ of 0.560 V is guaranteed when driving into a test load of 50 ohms as indicated in Figure 4, with $R_{TT}$ Table 10. Asynchronous GTL+ Signal Group DC Specifications | Symbol | Parameter | Min | Max | Unit | Notes <sup>1</sup> | |-----------------|------------------------|--------------|-----------------|------|--------------------| | VIL | Input Low Voltage | 0.0 | GTLREF-0.100 | | 3 | | VIH | Input High Voltage | GTLREF+0.100 | V <sub>cc</sub> | | 4, 5, 7 | | Vон | Output High Voltage | | V <sub>cc</sub> | V | 2, 5, 7 | | lol | Output Low Current | | 64 | mA | 8, 9 | | ILI | Input Leakage Current | N/A | ± 100 | μA | | | I <sub>LO</sub> | Output Leakage Current | N/A | ± 100 | μA | | | Ron | Buffer On Resistance | 5 | 11 | Ω | 6 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. All outputs are open drain. - 3. V<sub>IL</sub> is defined as the voltage range at a receiving agent that will be interpreted as a logical low value. - 4. $V_{IH}$ is defined as the voltage range at a receiving agent that will be interpreted as a logical high value. 5. $V_{IH}$ and $V_{OH}$ may experience excursions above $V_{CC}$ . However, input signal drivers must comply with the signal quality specifications in Chapter 3.0. - 6. Refer to the processor I/O Buffer Models for I/V characteristics. - 7. The $V_{CC}$ referred to in these specifications refers to instantaneous $V_{CC}$ . 8. The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test load. - 9. $\dot{V}_{OL\_MAX}$ of 0.560 V is guaranteed when driving into a test load of 50 ohms as indicated in Figure 4, with Rtt enabled. #### Table 11. PWRGOOD and TAP Signal Group DC Specifications | Symbol | Parameter | Min | Max | Unit | Notes <sup>1, 2</sup> | |-----------------|-------------------------------------|----------------------------------------------------------------------|------------------------------------|------|-----------------------| | VHYS | Input Hysteresis | 200 | 300 | mV | 8 | | VT+ | Input low to high threshold voltage | 1/2 * (V <sub>CC</sub> + VHYS_MIN) 1/2 * (V <sub>CC</sub> + VHYS_MAX | | V | 5 | | VT- | Input high to low threshold voltage | 1/2 * (V <sub>CC</sub> - VHYS_MAX) | 1/2 * (V <sub>CC</sub> - VHYS_MIN) | V | 5 | | Vон | Output High Voltage | N/A | V <sub>cc</sub> | V | 3, 5 | | lol | Output Low Current | | 45 | mA | 6, 7 | | ILI | Input Leakage Current | | ± 100 | μΑ | | | I <sub>LO</sub> | Output Leakage Current | | ± 100 | μΑ | | | Ron | Buffer On Resistance | 6.25 | 13.25 | Ω | 4 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies and cache sizes. - 2. All outputs are open drain - 3. The TAP signal group must meet the signal quality specifications in Chapter 3.0. - 4. Refer to the processor I/O Buffer Models for I/V characteristics. - 5. The $V_{CC}$ referred to in these specifications refers to instantaneous $V_{CC}$ . - 6. The maximum output current is based on maximum current handling capability of the buffer and is not specified into the test load. - 7. V<sub>OL MAX</sub> of 0.360 V is guaranteed when driving into a test load as indicated in Figure 4. - 8. VHYS represents the amount of hysteresis, nominally centered about 1/2 Vcc, for all TAP inputs. ## 2.12 AGTL+ System Bus Specifications Routing topology recommendations may be found in the appropriate Platform Design Guide as referenced in Table 1. Termination resistors are not required for most AGTL+ signals, as these are integrated into the processor silicon. Valid high and low levels are determined by the input buffers which compare a signal's voltage with a reference voltage called GTLREF (known as V<sub>REF</sub> in previous documentation). Table 12 lists the GTLREF specifications. The AGTL+ reference voltage (GTLREF) should be generated on the system board using high precision voltage divider circuits. It is important that the system board impedance is held to the specified tolerance, and that the intrinsic trace capacitance for the AGTL+ signal group traces is known and well-controlled. For more details on platform design see the Platform Design Guide. Table 12. AGTL+ Bus Voltage Definitions | Symbol | Parameter | Min | Тур | Max | Units | Notes <sup>1</sup> | |-----------------|---------------------------|--------------------------|---------------------|--------------------------|-------|--------------------| | GTLREF | Bus Reference<br>Voltage | 2/3 V <sub>CC</sub> - 2% | 2/3 V <sub>CC</sub> | 2/3 V <sub>CC</sub> + 2% | V | 2, 3, 6 | | R <sub>TT</sub> | Termination<br>Resistance | 45 | 50 | 55 | Ω | 4 | | COMP[1:0] | COMP<br>Resistance | 50.49 | 51 | 51.51 | Ω | 5 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - The tolerances for this specification have been stated generically to enable the system designer to calculate the minimum and maximum values across the range of V<sub>CC</sub>. - GTLREF should be generated from V<sub>CC</sub> by a voltage divider of 1% resistors or 1% matched resistors. Refer to Table 1 for the appropriate Platform Design Guide for implementation details. - R<sub>TT</sub> is the on-die termination resistance measured at V<sub>OL</sub> of the AGTL+ output driver. Refer to processor I/O buffer models for I/V characteristics. - COMP resistance must be provided on the system board with 1% resistors. See the appropriate Platform Design Guide for implementation details. - 6. The V<sub>CC</sub> referred to in these specifications is the instantaneous V<sub>CC</sub>. ## 2.13 System Bus AC Specifications The processor system bus timings specified in this section are defined at the processor core silicon and are thus not measurable at the processor pins. See Chapter 5.0 for the Pentium 4 processor in the 478-pin package pin signal definitions. Table 13 through Table 18 list the AC specifications associated with the processor system bus. All AGTL+ timings are referenced to GTLREF for both '0' and '1' logic levels unless otherwise specified. The timings specified in this section should be used in conjunction with the I/O buffer models provided by Intel. These I/O buffer models, which include package information, are available for the Pentium 4 processor in the 478-pin package in IBIS format. AGTL+ layout guidelines are also available in the appropriate Platform Design Guide. Care should be taken to read all notes associated with a particular timing parameter. **Table 13. System Bus Differential Clock Specifications** | T# Parameter | Min | Nom | Max | Unit | Figure | Notes <sup>1</sup> | |--------------------------------|------|-----|------|------|--------|--------------------| | System Bus Frequency | | | 100 | MHz | | | | T1: BCLK[1:0] Period | 10.0 | | 10.2 | ns | 6 | 2 | | T2: BCLK[1:0] Period Stability | | | 200 | ps | 6 | 3, 4 | | T3: BCLK[1:0] High Time | 3.94 | 5 | 6.12 | ns | 6 | | | T4: BCLK[1:0] Low Time | 3.94 | 5 | 6.12 | ns | 6 | | | T5: BCLK[1:0] Rise Time | 175 | | 700 | ps | 6 | 5 | | T6: BCLK[1:0] Fall Time | 175 | | 700 | ps | 6 | 5 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor core frequencies. - 2. The period specified here is the average period. A given period may vary from this specification as governed by the period stability specification (T2). - 3. For the clock jitter specification, refer to the CK00 Clock Synthesizer/Driver Design Guidelines. - 4. In this context, period stability is defined as the worst case timing difference between successive crossover voltages. In other words, the largest absolute difference between adjacent clock periods must be less than the period stability. - 5. Slew rate is measured between the 35% and 65% points of the clock swing ( $V_L$ to $V_H$ ). #### **Table 14. System Bus Common Clock AC Specifications** | T# Parameter | Min | Max | Unit | Figure | Notes <sup>1,2,3</sup> | |--------------------------------------|-------|-------|------|--------|------------------------| | T10: Common Clock Output Valid Delay | 0.200 | 1.45 | ns | 8 | 4 | | T11: Common Clock Input Setup Time | 0.65 | N/A | ns | 8 | 5 | | T12: Common Clock Input Hold Time | 0.40 | N/A | ns | 8 | 5 | | T13: RESET# Pulse Width | 1.00 | 10.00 | ms | 9 | 6, 7, 8 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. Not 100% tested. Specified by design characterization. - All common clock AC timings for AGTL+ signals are referenced to the Crossing Voltage (V<sub>CROSS</sub>) of the BCLK[1:0] at rising edge of BCLK0. All common clock AGTL+ signal timings are referenced at GTLREF at the processor core. - Valid delay timings for these signals are specified into the test circuit described in Figure 4 and with GTLREF at 2/3 V<sub>CC</sub> ± 2%. - Specification is for a minimum swing defined between AGTL+ V<sub>IL\_MAX</sub> to V<sub>IH\_MIN</sub>. This assumes an edge rate of 0.4 V/ ns to 4.0V/ns. - 6. RESET# can be asserted asynchronously, but must be deasserted synchronously. - 7. This should be measured after V<sub>CC</sub> and BCLK[1:0] become stable. - 8. Maximum specification applies only while PWRGOOD is asserted. Table 15. System Bus Source Synch AC Specifications AGTL+ Signal Group | T# Parameter | Min | Тур | Max | Unit | Figure | Notes <sup>1,2,3,4</sup> | |----------------------------------------------------------------------------------|------|-----|-------|------|--------|--------------------------| | T20: Source Synchronous Data Output Valid Delay (first data/address only) | 0.20 | | 1.20 | ns | 10, 11 | 5 | | T21: T <sub>VBD</sub> : Source Synchronous Data<br>Output Valid Before Strobe | 0.85 | | | ns | 11 | 5, 8 | | T22: T <sub>VAD</sub> : Source Synchronous Data<br>Output Valid After Strobe | 0.85 | | | ns | 11 | 5, 8 | | T23: T <sub>VBA</sub> : Source Synchronous Address<br>Output Valid Before Strobe | 1.88 | | | ns | 10 | 5, 8 | | T24: T <sub>VAA</sub> : Source Synchronous Address<br>Output Valid After Strobe | 1.88 | | | ns | 10 | 5, 9 | | T25: T <sub>SUSS</sub> : Source Synchronous Input<br>Setup Time to Strobe | 0.21 | | | ns | 10, 11 | 6 | | T26: T <sub>HSS</sub> : Source Synchronous Input<br>Hold Time to Strobe | 0.21 | | | ns | 10, 11 | 6 | | T27: T <sub>SUCC</sub> : Source Synchronous Input<br>Setup Time to BCLK[1:0] | 0.65 | | | ns | 10, 11 | 7 | | T28: T <sub>FASS</sub> : First Address Strobe to<br>Second Address Strobe | | 1/2 | | BCLK | 10 | 10 | | T29: T <sub>FDSS</sub> : First Data Strobe to Subsequent Strobes | | n/4 | | BCLK | 11 | 11, 12 | | T30: Data Strobe 'n' (DSTBN#) Output<br>Valid Delay | 8.80 | | 10.20 | ns | 11 | 13 | | T31: Address Strobe Output Valid Delay | 2.27 | | 4.23 | ns | 10 | | #### NOTE: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies and cache sizes. - 2. Not 100% tested. Specified by design characterization. - 3. All source synchronous AC timings are referenced to their associated strobe at GTLREF. Source synchronous data signals are referenced to the falling edge of their associated data strobe. Source synchronous address signals are referenced to the rising and falling edge of their associated address strobe. All source synchronous AGTL+ signal timings are referenced at GTLREF at the processor core. - 4. Unless otherwise noted these specifications apply to both data and address timings. - Valid delay timings for these signals are specified into the test circuit described in Figure 4 and with GTLREF at 2/3 V<sub>CC</sub> ± 2%. - Specification is for a minimum swing defined between AGTL+ V<sub>IL\_MAX</sub> to V<sub>IH\_MIN</sub>. This assumes an edge rate of 0.3 V/ns to 4.0V/ns. - All source synchronous signals must meet the specified setup time to BCLK as well as the setup time to each respective strobe. - 8. This specification represents the minimum time the data or address will be valid before its strobe. Refer to Table 1 for the appropriate Platform Design Guide for more information on the definitions and use of these specifications. - This specification represents the minimum time the data or address will be valid after its strobe. Refer to Table 1 for the appropriate Platform Design Guide for more information on the definitions and use of these specifications. - The rising edge of ADSTB# must come approximately 1/2 BCLK period (5 ns) after the falling edge of ADSTB#. - 11. For this timing parameter, n = 1, 2, and 3 for the second, third, and last data strobes respectively. - 12. The second data strobe (falling edge of DSTBn#) must come approximately 1/4 BCLK period (2.5 ns) after the first falling edge of DSTBp#. The third data strobe (falling edge of DSTBp#) must come approximately 2/4 BCLK period (5 ns) after the first falling edge of DSTBp#. The last data strobe (falling edge of DSTBn#) must come approximately 3/4 BCLK period (7.5 ns) after the first falling edge of DSTBp#. - 13. This specification applies only to DSTBN[3:0]# and is measured to the second falling edge of the strobe. #### **Table 16. Miscellaneous Signals AC Specifications** | T# Parameter | Min | Max | Unit | Figure | Notes <sup>1,2,3,6</sup> | |---------------------------------------------|-----|-----|-------|--------|--------------------------| | T35: Asynch GTL+ Input Pulse Width | 2 | | BCLKs | | | | T36: PWRGOOD to RESET# de-assertion time | 1 | 10 | ms | 12 | | | T37: PWRGOOD Inactive Pulse Width | 10 | | BCLKs | 12 | 4 | | T38: PROCHOT# pulse width | 500 | | us | 14 | 5 | | T39: THERMTRIP# Assertion until Vcc removal | | 0.5 | s | 13 | | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - All AC timings for the Asynch GTL+ signals are referenced to the BCLK0 rising edge at Crossing Voltage. All Asynch GTL+ signal timings are referenced at GTLREF. PWRGOOD is referenced to the BCLK0 rising edge at 0.5\*VCC - 3. These signals may be driven asynchronously. - 4. Refer to the PWRGOOD definition for more details regarding the behavior of this signal. - Length of assertion for PROCHOT# does not equal internal clock modulation time. Time is allocated after the assertion and before the deassertion of PROCHOT# for the processor to complete current instruction execution - 6. See section Section 7.2 for additional timing requirements for entering and leaving the low power states. #### Table 17. System Bus AC Specifications (Reset Conditions) | T# Parameter | Min | Max | Unit | Figure | Notes | |---------------------------------------------------------------------------|-----|-----|-------|--------|-------| | T45: Reset Configuration Signals (A[31:3]#, BR0#, INIT#, SMI#) Setup Time | 4 | | BCLKs | 9 | 1 | | T46: Reset Configuration Signals (A[31:3]#, BR0#, INIT#, SMI#) Hold Time | 2 | 20 | BCLKs | 9 | 2 | #### NOTES: - Before the deassertion of RESET#. - 2. After clock that deasserts RESET#. - 3. After the assertion of RESET#. | Table 18. TAP Signals AC Specification | ications | |----------------------------------------|----------| |----------------------------------------|----------| | Parameter | Min | Max | Unit | Figure | Notes <sup>1,2,3,9</sup> | |--------------------------------|------|-----|------|--------|--------------------------| | T55: TCK Period | 60.0 | | ns | 5 | | | T56: TCK Rise Time | | 9.5 | ns | 5 | 4 | | T57: TCK Fall Time | | 9.5 | ns | 5 | 4 | | T58: TMS, TDI Rise Time | | 8.5 | ns | 5 | 4 | | T59: TMS, TDI Fall Time | | 8.5 | ns | 5 | 4 | | T61: TDI, TMS Setup Time | 0 | | ns | | 5, 7 | | T62: TDI, TMS Hold Time | | 3 | ns | | 5, 7 | | T63: TDO Clock to Output Delay | 0.5 | 3.5 | ns | | 6 | | T64: TRST# Assert Time | 2 | | TCK | 14 | 8 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 2. Not 100% tested. Specified by design characterization. - 3. All AC timings for the TAP signals are referenced to the TCK signal at $0.5 * V_{CC}$ at the processor pins. All TAP signal timings (TMS, TDI, etc) are referenced at $0.5 * V_{CC}$ at the processor pins. - 4. Rise and fall times are measured from the 20% to 80% points of the signal swing. - 5. Referenced to the rising edge of TCK. - 6. Referenced to the falling edge of TCK. - Specification for a minimum swing defined between TAP 20% to 80% points on the waveform. This assumes a minimum edge rate of 0.5V/ns. - 8. TRST# must be held asserted for 2 TCK periods to be guarantee that it is recognized by the processor. - 9. It is recommended that TMS be asserted while TRST# is being deasserted. ## 2.14 Processor AC Timing Waveforms The following figures are used in conjunction with the AC timing tables, Table 13 through Table 18. Note: For Figure 5 through Figure 14, the following apply: - All common clock AC timings for AGTL+ signals are referenced to the Crossing Voltage (V<sub>CROSS</sub>) of the BCLK[1:0] at rising edge of BCLK0. All common clock AGTL+ signal timings are referenced at GTLREF at the processor core. - 2. All source synchronous AC timings for AGTL+ signals are referenced to their associated strobe (address or data) at GTLREF. Source synchronous data signals are referenced to the falling edge of their associated data strobe. Source synchronous address signals are referenced to the rising and falling edge of their associated address strobe. All source synchronous AGTL+ signal timings are referenced at GTLREF at the processor silicon. - 3. All AC timings for AGTL+ strobe signals are referenced to BCLK[1:0] at $V_{CROSS}$ . All AGTL+ strobe signal timings are referenced at GTLREF at the processor silicon. - 4. All AC timings for the TAP signals are referenced to the TCK signal at 0.5 $^{*}$ V<sub>CC</sub> at the processor pins. All TAP signal timings (TMS, TDI, etc) are referenced at 0.5 $^{*}$ V<sub>CC</sub> at the processor pins. The circuit used to test the AC specifications is shown in Figure 4. Figure 4. AC Test Circuit Figure 5. TCK Clock Waveform Figure 6. Differential Clock Waveform Figure 7. Differential Clock Crosspoint Specification Figure 8. System Bus Common Clock Valid Delay Timings Figure 9. System Bus Reset and Configuration Timings Figure 10. Source Synchronous 2X (Address) Timings Figure 12. Power-On Reset and Configuration Timings Figure 13. THERMTRIP# Power Down Sequence Figure 14. Test Reset (TRST#), Async GTL+ Input, and PROCHOT# Timing Waveform Figure 15. TAP Valid Delay Timing Waveform This page is intentionally left blank. ## 3.0 System Bus Signal Quality Specifications Source synchronous data transfer requires the clean reception of data signals and their associated strobes. Ringing below receiver thresholds, non-monotonic signal edges, and excessive voltage swing will adversely affect system timings. Ringback and signal non-monotinicity cannot be tolerated since these phenomena may inadvertently advance receiver state machines. Excessive signal swings (overshoot and undershoot) are detrimental to silicon gate oxide integrity, and can cause device failure if absolute voltage limits are exceeded. Additionally, overshoot and undershoot can cause timing degradation due to the build up of inter-symbol interference (ISI) effects. For these reasons, it is important that the designer work to achieve a solution that provides acceptable signal quality across all systematic variations encountered in volume manufacturing. This section documents signal quality metrics used to derive topology and routing guidelines through simulation, and all specifications are at the processor silicon and cannot be measured at the processor pins. The Intel® Pentium® 4 Processor in the 478-pin Package Overshoot Checker is to be utilized to determine pass/fail signal quality conditions found through simulation analysis with the Pentium® 4 Processor in the 478-pin Package I/O Buffer Models (IBIS format). This tool takes into account the specifications contained in this section. Specifications for signal quality are for measurements at the processor core only and are only observable through simulation. The same is true for all system bus AC timing specifications in Section 2.13. Therefore, proper simulation of the Pentium 4 processor in the 478-pin package system bus is the only means to verify proper timing and signal quality metrics, and Intel highly recommends simulation during system design and measurement during system analysis. # 3.1 BCLK Signal Quality Specifications and Measurement Guidelines Table 19 describes the signal quality specifications at the processor silicon for the processor system bus clock (BCLK) signals. Figure 16 describes the signal quality waveform for the system bus clock at the processor silicon. Specifications are defined at the processor silicon, not the 478-pin socket pins. **Table 19. BCLK Signal Quality Specifications** | Parameter | Min | Max | Unit | Figure | Notes <sup>1</sup> | |----------------------------|------|------|------|--------|--------------------| | BCLK[1:0] Overshoot | N/A | 0.30 | V | 16 | | | BCLK[1:0] Undershoot | N/A | 0.30 | V | 16 | | | BCLK[1:0] Ringback Margin | 0.20 | N/A | V | 16 | | | BCLK[1:0] Threshold Region | N/A | 0.20 | V | 16 | 2 | #### NOTES: - 1. Unless otherwise noted, all specifications in this table apply to all Pentium® 4 processor in the 478-pin package frequencies. - 2. The rising and falling edge ringback voltage specified is the minimum (rising) or maximum (falling) absolute voltage the BCLK signal can dip back to after passing the V<sub>IH</sub> (rising) or V<sub>IL</sub> (falling) voltage limits. This specification is an absolute value. Figure 16. BCLK Signal Integrity Waveform # 3.2 System Bus Signal Quality Specifications and Measurement Guidelines Many scenarios have been simulated to generate a set of AGTL+ layout guidelines which are available in the Platform Design Guide. Table 20 provides the signal quality specifications for all processor signals for use in simulating signal quality at the processor silicon. In the future, the *Pentium® 4 Processor* in the 478-pin Package Overshoot, Undershoot and Timing Validation Guidelines will be available to assist in comparing specifications for signal quality at the processor silicon with measurements taken at the processor pins. The Pentium® 4 processor in the 478-pin package maximum allowable overshoot and undershoot specifications for a given duration of time are detailed in Table 22 through Table 25. Figure 17 shows the system bus ringback tolerance for low-to-high transitions and Figure 18 shows ringback tolerance for high-to-low transitions. Table 20. Ringback Specifications for AGTL+ and Asynchronous GTL+ Signal Groups | Signal Group | Transition | Maximum Ringback<br>(with Input Diodes Present) | Unit | Figure | Notes | |--------------|------------|-------------------------------------------------|------|--------|---------------| | All Signals | 0 → 1 | GTLREF + 0.100 | V | 17 | 1,2,3,4,5,6,7 | | All Signals | 1 → 0 | GTLREF - 0.100 | V | 18 | 1,2,3,4,5,6,7 | #### NOTES: - 1. All signal integrity specifications are measured at the processor silicon. - 2. Unless otherwise noted, all specifications in this table apply to all Pentium® 4 processor in the 478-pin package frequencies and cache sizes. - 3. Specifications are for the edge rate of 0.3 4.0V/ns. - 4. All values specified by design characterization. - 5. Please see Section 3.3 for maximum allowable overshoot. - 6. Ringback between GTLREF + 100 mV and GTLREF 100 mV is not supported. - 7. Intel recommends simulations not exceed a ringback value of GTLREF +/- 200 mV to allow margin for other sources of system noise. #### Table 21. Ringback Specifications for PWRGOOD and TAP Signal Group | Signal Group | Transition | Maximum Ringback<br>(with Input Diodes Present) | Unit | Figure | Notes | |--------------|------------|-------------------------------------------------|------|--------|---------| | TAP | 0 → 1 | Vt+(max) TO Vt-(max) | V | 19 | 1,2,3,4 | | TAP | 1 → 0 | Vt-(min) TO Vt+(min) | V | 20 | 1,2,3,4 | #### NOTES: - 1. All signal integrity specifications are measured at the processor silicon. - 2. Unless otherwise noted, all specifications in this table apply to all processor frequencies. - 3. Please see Section 3.3 for maximum allowable overshoot. - 4. Please see Section 2.11 for the DC specifications. Figure 17. Low-to-High System Bus Receiver Ringback Tolerance Figure 18. High-to-Low System Bus Receiver Ringback Tolerance Figure 19. Low-to-High System Bus Receiver Ringback Tolerance for PWRGOOD and TAP Buffers Figure 20. High-to-Low System Bus Receiver Ringback Tolerance for PWRGOOD and TAP Buffers ## 3.3 System Bus Signal Quality Specifications and Measurement Guidelines #### 3.3.1 Overshoot/Undershoot Guidelines Overshoot (or undershoot) is the absolute value of the maximum voltage above the nominal high voltage (or below $V_{SS}$ ) as shown in Figure 21. The overshoot/undershoot guidelines limit transitions beyond $V_{CC}$ or $V_{SS}$ due to the fast signal edge rates. The processor can be damaged by repeated overshoot or undershoot events on any input, output, or I/O buffer if the charge is large enough (i.e., if the over/undershoot is great enough). Determining the impact of an overshoot/undershoot condition requires knowledge of the magnitude, the pulse direction, and the activity factor (AF) of the incident waveform. Permanent damage to the processor is the likely result of excessive overshoot/undershoot. When performing simulations to determine impact of overshoot and undershoot, ESD diodes must be properly characterized. ESD protection diodes do not act as voltage clamps and will not provide overshoot or undershoot protection. ESD diodes modelled within Intel I/O buffer models do not clamp undershoot or overshoot and will yield correct simulation results. If other I/O buffer models are being used to characterize the Pentium 4 processor in the 478-pin package system bus, care must be taken to ensure that ESD models do not clamp extreme voltage levels. Intel I/O buffer models also contain I/O capacitance characterization. Therefore, removing the ESD diodes from an I/O buffer model will impact results and may yield excessive overshoot/undershoot. #### 3.3.2 Overshoot/Undershoot Magnitude Magnitude describes the maximum potential difference between a signal and its voltage reference level. For the Pentium 4 processor in the 478-pin package both are referenced to $V_{\rm SS}$ . It is important to note that overshoot and undershoot conditions are separate and their impact must be determined independently. Overshoot/undershoot magnitude levels must observe the absolute maximum specifications listed in Table 22 through Table 25. These specifications must not be violated at any time regardless of bus activity or system state. Within these specifications are threshold levels that define different allowed pulse durations. Provided that the magnitude of the overshoot/undershoot is within the absolute maximum specifications (2.3V for overshoot and -0.65V for undershoot), the pulse magnitude, duration and activity factor must all be used to determine if the overshoot/undershoot pulse is within specifications. #### 3.3.3 Overshoot/Undershoot Pulse Duration Pulse duration describes the total time an overshoot/undershoot event exceeds the overshoot/undershoot reference voltage (maximum overshoot = 2.3 V, maximum undershoot = -0.65 V). The total time could encompass several oscillations above the reference voltage. Multiple overshoot/undershoot pulses within a single overshoot/undershoot event may need to be measured to determine the total pulse duration. Note 1: Oscillations below the reference voltage can not be subtracted from the total overshoot/undershoot pulse duration. #### 3.3.4 Activity Factor Activity Factor (AF) describes the frequency of overshoot (or undershoot) occurrence relative to a clock. Since the highest frequency of assertion of any common clock signal is every other clock, an AF = 1 indicates that the specific overshoot (or undershoot) waveform occurs every other clock cycle. Thus, an AF = 0.01 indicates that the specific overshoot (or undershoot) waveform occurs one time in every 200 clock cycles. For source synchronous signals (address, data, and associated strobes), the activity factor is in reference to the strobe edge, since the highest frequency of assertion of any source synchronous signal is every active edge of its associated strobe. An AF = 1 indicates that the specific overshoot (or undershoot) waveform occurs every strobe cycle. The specifications provided in Table 22 through Table 25 show the maximum pulse duration allowed for a given overshoot/undershoot magnitude at a specific activity factor. Each table entry is independent of all others, meaning that the pulse duration reflects the existence of overshoot/undershoot events of that magnitude ONLY. A platform with an overshoot/undershoot that just meets the pulse duration for a specific magnitude where the AF < 1, means that there can be no other overshoot/undershoot events, even of lesser magnitude (note that if AF = 1, then the event occurs at all times and no other events can occur). Note 1: Activity factor for AGTL+ signals is referenced to BCLK[1:0] frequency. Note 2: Activity factor for source synchronous (2x) signals is referenced to ADSTB[1:0]#. Note 3: Activity factor for source synchronous (4x) signals is referenced to DSTBP[3:0]# and DSTBN[3:0]#. #### 3.3.5 Reading Overshoot/Undershoot Specification Tables The overshoot/undershoot specification for the Pentium 4 processor in the 478-pin package is not a simple single value. Instead, many factors are needed to determine the over/undershoot specification. In addition to the magnitude of the overshoot, the following parameters must also be known: the width of the overshoot and the activity factor (AF). To determine the allowed overshoot for a particular overshoot event, the following must be done: - 1. Determine the *signal group* a particular signal falls into. For AGTL+ signals operating in the common clock domain, use Table 24. For AGTL+ signals operating in the 2x source synchronous domain, use Table 23. For AGTL+ signals operating in the 4x source synchronous domain, use Table 24. Finally, all other signals reside in the 33MHz domain (asynchronous GTL+, TAP, etc.) and are referenced in Table 25. - 2. Determine the *magnitude* of the overshoot (relative to V<sub>SS</sub>) - 3. Determine the activity factor (how often does this overshoot occur?) - Next, from the appropriate specification table, determine the maximum pulse duration (in nanoseconds) allowed. - 5. Compare the specified maximum pulse duration to the signal being measured. If the pulse duration measured is less than the pulse duration shown in the table, then the signal meets the specifications. Undershoot events must be analyzed separately from overshoot events as they are mutually exclusive. ### 3.3.6 Determining if a System Meets the Over/Undershoot Specifications The overshoot/undershoot specifications listed in the following tables specify the allowable overshoot/undershoot for a single overshoot/undershoot event. However most systems will have multiple overshoot and/or undershoot events that each have their own set of parameters (duration, AF and magnitude). While each overshoot on its own may meet the overshoot specification, when you add the total impact of all overshoot events, the system may fail. A guideline to ensure a system passes the overshoot and undershoot specifications is shown below. Results from simulation may also be evaluated by utilizing the <code>Intel® Pentium® 4 Processor in the 478-pin Package Overshoot Checker</code> through the use of time-voltage data files. - 1. Ensure no signal ever exceeds V<sub>CC MAX</sub> or -0.25V OR - 2. If only one overshoot/undershoot event magnitude occurs, ensure it meets the over/undershoot specifications in the following tables OR - 3. If multiple overshoots and/or multiple undershoots occur, measure the worst case pulse duration for each magnitude and compare the results against the AF = 1 specifications. If all of these worst case overshoot or undershoot events meet the specifications (measured time < specifications) in the table (where AF=1), then the system passes.</p> **Note:** The following notes apply to Table 22 through Table 25. - 1. Absolute Maximum Overshoot magnitude of 2.3 V must never be exceeded. - 2. Absolute Maximum Overshoot is measured relative to $V_{SS}$ , Pulse Duration of overshoot is measured relative to $V_{CC}$ . - 3. Absolute Maximum Undershoot and Pulse Duration of undershoot is measured relative to $\rm V_{CC^{\cdot}}$ - 4. Ringback below V<sub>CC</sub> cannot be subtracted from overshoots/undershoots. - 5. Lesser undershoot does not allocate longer or larger overshoot. - 6. OEMs are strongly encouraged to follow Intel provided layout guidelines. - 7. All values specified by design characterization. Table 22. Source Synchronous (400 MHz) AGTL+ Signal Group Overshoot/Undershoot Tolerance | Absolute<br>Maximum<br>Overshoot<br>(V) | Absolute<br>Maximum<br>Undershoot<br>(V) | Pulse<br>Duration (ns)<br>AF = 1 | Pulse<br>Duration (ns)<br>AF = 0.1 | Pulse<br>Duration (ns)<br>AF = 0.01 | Notes <sup>1,2,3</sup> | |-----------------------------------------|------------------------------------------|----------------------------------|------------------------------------|-------------------------------------|------------------------| | 2.30 | -0.585 | 0.06 | 0.63 | 5.00 | | | 2.25 | -0.535 | 0.11 | 1.10 | 5.00 | | | 2.20 | -0.485 | 0.22 | 2.20 | 5.00 | | | 2.15 | -0.435 | 0.41 | 4.10 | 5.00 | | | 2.10 | -0.385 | 0.75 | 5.00 | 5.00 | | | 2.05 | -0.335 | 1.35 | 5.00 | 5.00 | | | 2.00 | -0.285 | 2.50 | 5.00 | 5.00 | | | 1.95 | -0.235 | 4.70 | 5.00 | 5.00 | | | 1.90 | -0.185 | 5.00 | 5.00 | 5.00 | | | 1.85 | -0.135 | 5.00 | 5.00 | 5.00 | | | 1.80 | -0.085 | 5.00 | 5.00 | 5.00 | | #### NOTES - 1. These specifications are measured at the processor silicon. - 2. BCLK period is 10 ns. - 3. AF is referenced to associated source synchronous strobes. Table 23. Source Synchronous (200 MHz) AGTL+ Signal Group Overshoot/Undershoot Tolerance | Absolute<br>Maximum<br>Overshoot<br>(V) | Absolute<br>Maximum<br>Undershoot<br>(V) | Pulse<br>Duration (ns)<br>AF = 1 | Pulse<br>Duration (ns)<br>AF = 0.1 | Pulse<br>Duration (ns)<br>AF = 0.01 | Notes <sup>1,2,3</sup> | |-----------------------------------------|------------------------------------------|----------------------------------|------------------------------------|-------------------------------------|------------------------| | 2.30 | -0.585 | 0.12 | 1.2 | 10.0 | | | 2.25 | -0.535 | 0.22 | 2.2 | 10.0 | | | 2.20 | -0.485 | 0.44 | 4.4 | 10.0 | | | 2.15 | -0.435 | 0.82 | 8.2 | 10.0 | | | 2.10 | -0.385 | 1.5 | 10.0 | 10.0 | | | 2.05 | -0.335 | 2.7 | 10.0 | 10.0 | | | 2.00 | -0.285 | 5.0 | 10.0 | 10.0 | | | 1.95 | -0.235 | 9.4 | 10.0 | 10.0 | | | 1.90 | -0.185 | 10.0 | 10.0 | 10.0 | | | 1.85 | -0.135 | 10.0 | 10.0 | 10.0 | | | 1.80 | -0.085 | 10.0 | 10.0 | 10.0 | | #### NOTES: - 1. These specifications are measured at the processor silicon. - 2. BCLK period is 10 ns. - 3. AF is referenced to associated source synchronous strobes. Table 24. Common Clock (100 MHz) AGTL+ Signal Group Overshoot/Undershoot Tolerance | Absolute<br>Maximum<br>Overshoot<br>(V) | Absolute<br>Maximum<br>Undershoot<br>(V) | Pulse<br>Duration (ns)<br>AF = 1 | Pulse<br>Duration (ns)<br>AF = 0.1 | Pulse<br>Duration (ns)<br>AF = 0.01 | Notes <sup>1,2,3</sup> | |-----------------------------------------|------------------------------------------|----------------------------------|------------------------------------|-------------------------------------|------------------------| | 2.30 | -0.585 | 0.24 | 2.4 | 20.0 | | | 2.25 | -0.535 | 0.44 | 4.4 | 20.0 | | | 2.20 | -0.485 | 0.88 | 8.8 | 20.0 | | | 2.15 | -0.435 | 1.64 | 16.4 | 20.0 | | | 2.10 | -0.385 | 3.0 | 20.0 | 20.0 | | | 2.05 | -0.335 | 5.4 | 20.0 | 20.0 | | | 2.00 | -0.285 | 10.0 | 20.0 | 20.0 | | | 1.95 | -0.235 | 18.8 | 20.0 | 20.0 | | | 1.90 | -0.185 | 20.0 | 20.0 | 20.0 | | | 1.85 | -0.135 | 20.0 | 20.0 | 20.0 | | | 1.80 | -0.085 | 20.0 | 20.0 | 20.0 | | #### NOTES: - 1. These specifications are measured at the processor silicon. - 2. BCLK period is 10 ns. - 3. AF is referenced to BCLK[1:0]. Table 25. Asynchronous GTL+, PWRGOOD and TAP Signal Groups Overshoot/Undershoot Tolerance | Absolute<br>Maximum<br>Overshoot<br>(V) | Absolute<br>Maximum<br>Undershoot<br>(V) | Pulse<br>Duration (ns)<br>AF = 1 | Pulse<br>Duration (ns)<br>AF = 0.1 | Pulse<br>Duration (ns)<br>AF = 0.01 | Notes <sup>1,2</sup> | |-----------------------------------------|------------------------------------------|----------------------------------|------------------------------------|-------------------------------------|----------------------| | 2.30 | -0.585 | 0.72 | 7.2 | 60.0 | | | 2.25 | -0.535 | 1.32 | 13.2 | 60.0 | | | 2.20 | -0.485 | 2.64 | 26.4 | 60.0 | | | 2.15 | -0.435 | 4.92 | 49.2 | 60.0 | | | 2.10 | -0.385 | 9.0 | 60.0 | 60.0 | | | 2.05 | -0.335 | 16.2 | 60.0 | 60.0 | | | 2.00 | -0.285 | 30.0 | 60.0 | 60.0 | | | 1.95 | -0.235 | 56.4 | 60.0 | 60.0 | | | 1.90 | -0.185 | 60.0 | 60.0 | 60.0 | | | 1.85 | -0.135 | 60.0 | 60.0 | 60.0 | | | 1.80 | -0.085 | 60.0 | 60.0 | 60.0 | | #### NOTES: - These specifications are specified at the processor silicon. This table assumes a 33MHz time domain. Figure 21. Maximum Acceptable Overshoot/Undershoot Waveform ## 4.0 Package Mechanical Specifications The Pentium 4 processor in the 478-pin package is packaged in a Flip-Chip Pin Grid Array (FC-PGA2) package. Components of the package include an integrated heat spreader (IHS), processor core, and the substrate which is the pin carrier. Mechanical specifications for the processor are given in this section. See Section 1.1 for a terminology listing. The processor socket which accepts the Pentium 4 processor in the 478-pin package is referred to as a 478-Pin micro PGA (mPGA478B) socket. See the Intel® Pentium® 4 Processor 478-Pin Socket (mPGA478B) Design Guidelines for complete details on the mPGA478B socket. *Note:* For Figure 22 through Figure 28 the following notes apply: - 1. Unless otherwise specified, the following drawings are dimensioned in millimeters. - 2. All dimensions are not tested, but guaranteed by design characterization. - 3. Figures and drawings labeled as "Reference Dimensions" are provided for informational purposes only. Reference dimensions are extracted from the mechanical design database and are nominal dimensions with no tolerance information applied. Reference dimensions are **not** checked as part of the processor manufacturing process. Unless noted as such, dimensions in parentheses without tolerances are reference dimensions. - 4. Drawings are not to scale. **Note:** The drawing below is not to scale and is for reference only. The socket and system board are supplied as a reference only. Figure 22. Exploded View of Processor Components on a System Board Figure 23. Intel® Pentium® 4 Processor in the 478-Pin Package **Table 26. Description Table for Processor Dimensions** | Code Letter | mm | | | Notes 1 | |-------------|--------|---------|--------|--------------------------------------| | Code Letter | Min | Nominal | Max | Notes 1 | | A1 | 2.266 | 2.378 | 2.490 | | | A2 | 0.980 | 1.080 | 1.180 | | | B1 | 30.800 | 31.000 | 31.200 | | | B2 | 30.800 | 31.000 | 31.200 | | | C1 | | | 33.000 | Includes Placement Tolerance | | C2 | | | 33.000 | Includes Placement Tolerance | | D | 34.900 | 35.000 | 35.100 | | | D1 | 31.500 | 31.750 | 32.000 | | | G1 | | | 13.970 | Keep-In Zone Dimension | | G2 | | | 13.970 | Keep-In Zone Dimension | | G3 | | | 1.250 | Keep-In Zone Dimension | | Н | | 1.270 | | | | L | 1.950 | 2.030 | 2.110 | | | фР | 0.280 | 0.305 | 0.330 | | | PIN TP | | | 0.254 | Diametric True Position (Pin-to-Pin) | Figure 24 details the keep-In specification for pin-side components. The Pentium 4 processor in the 478-pin package may contain pin side capacitors mounted to the processor package. Figure 26 details the flatness and tilt specifications for the IHS. Tilt is measured with the reference datum set to the bottom of the processor interposer. Figure 24. Processor Cross-Section and Keep-In Figure 25. Processor Pin Detail #### NOTES: - 1. Pin plating consists of 0.2 micrometers Au over 2.0 micrometer Ni. - 2. 0.254 mm diametric true position, pin to pin. Figure 26. IHS Flatness Specification #### NOTES - 1. Flatness is specific as overall, not per unit of length. - 2. All dimensions are in mm. ### 4.1 Package Load Specifications Table 27 provides dynamic and static load specifications for the Pentium 4 processor in the 478-pin package IHS. These mechanical load limits should not be exceeded during heatsink assembly, mechanical stress testing, or standard drop and shipping conditions. The heatsink attach solutions must not induce continuous stress onto the processor with the exception of a uniform load to maintain the heat sink-to-processor thermal interface. It is not recommended to use any portion of the processor interposer as a mechanical reference or load bearing surface for thermal solutions. Table 27. Package Dynamic and Static Load Specifications | Parameter | Max | Unit | Notes | |-----------|-----|------|---------| | Static | 100 | lbf | 1, 2, 3 | | Dynamic | 200 | lbf | 1, 3, 4 | #### NOTES: - 1. This specification applies to a uniform compressive load. - 2. This is the maximum static force that can be applied by the heatsink and clip to maintain the heatsink and processor interface. - 3. These parameters are based on limited testing for design characterization - 4. Dynamic loading specifications are defined assuming a maximum duration of 11ms and 200 lbf is achieved by superimposing a 100 lbf dynamic load (1 lbm heatsink at 50g) on the static compressive load. ### 4.2 Processor Insertion Specifications The Pentium 4 processor in the 478-pin package can be inserted and removed 15 times from a mPGA478B socket meeting the *Intel® Pentium® 4 Processor 478-Pin Socket (mPGA478B) Design Guidelines* document. ## 4.3 Processor Mass Specifications Table 28 specifies the processor's mass. This includes all components which make up the entire processor product. #### **Table 28. Processor Mass** | Processor | Mass (grams) | |--------------------------------------------|--------------| | Pentium 4 processor in the 478-pin package | 19 | #### 4.4 Processor Materials The Pentium 4 processor in the 478-pin package is assembled from several components. The basic material properties are described in Table 29. **Table 29. Processor Material Properties** | Component | Material | Notes | |--------------------------|------------------------|-------| | Integrated Heat Spreader | Nickel over copper | | | Substrate | Fiber-reinforced resin | | | Substrate pins | Gold over nickel | | ## 4.5 Processor Markings Figure 27 details the processor top-side markings and is provided to aid in the identification of the Pentium 4 processor in the 478-pin package. Figure 27. Processor Markings ## 4.6 Processor Pin-Out Coordinates Figure 28. The Coordinates of the Processor Pins As Viewed from the Top of the Package ## 5.0 Pin Listing and Signal Definitions # 5.1 Intel<sup>®</sup> Pentium<sup>®</sup> 4 Processor in the 478-Pin Package Pin Assignments Section 5.1 contains the pinlist for the Pentium 4 processor in the 478-pin package in Table 30 and Table 31. Table 30 is a listing of all processor pins ordered alphabetically by pin name. Table 31 is also a listing of all processor pins but ordered by pin number. Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |-----------|---------------|-----------------------|--------------| | A#[03] | K2 | Source Synch | Input/Output | | A#[04] | K4 | Source Synch | Input/Output | | A#[05] | L6 | Source Synch | Input/Output | | A#[06] | K1 | Source Synch | Input/Output | | A#[07] | L3 | Source Synch | Input/Output | | A#[08] | M6 | Source Synch | Input/Output | | A#[09] | L2 | Source Synch | Input/Output | | A#[10] | М3 | Source Synch | Input/Output | | A#[11] | M4 | Source Synch | Input/Output | | A#[12] | N1 | Source Synch | Input/Output | | A#[13] | M1 | Source Synch | Input/Output | | A#[14] | N2 | Source Synch | Input/Output | | A#[15] | N4 | Source Synch | Input/Output | | A#[16] | N5 | Source Synch | Input/Output | | A#[17] | T1 | Source Synch | Input/Output | | A#[18] | R2 | Source Synch | Input/Output | | A#[19] | P3 | Source Synch | Input/Output | | A#[20] | P4 | Source Synch | Input/Output | | A#[21] | R3 | Source Synch | Input/Output | | A#[22] | T2 | Source Synch | Input/Output | | A#[23] | U1 | Source Synch | Input/Output | | A#[24] | P6 | Source Synch | Input/Output | | A#[25] | U3 | Source Synch | Input/Output | | A#[26] | T4 | Source Synch | Input/Output | | A#[27] | V2 | Source Synch | Input/Output | | A#[28] | R6 | Source Synch | Input/Output | | A#[29] | W1 | Source Synch | Input/Output | | A#[30] | T5 | Source Synch | Input/Output | | A#[31] | U4 | Source Synch | Input/Output | | A#[32] | V3 | Source Synch | Input/Output | | A#[33] | W2 | Source Synch | Input/Output | | A#[34] | Y1 | Source Synch | Input/Output | | A#[35] | AB1 | Source Synch | Input/Output | | A20M# | C6 | Asynch GTL+ | Input | | ADS# | G1 | Common Clock | Input/Output | | ADSTB#[0] | L5 | Source Synch | Input/Output | | ADSTB#[1] | R5 | Source Synch | Input/Output | **Table 30. Pin Listing by Pin Name** | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |----------|---------------|-----------------------|--------------| | AP#[0] | AC1 | Common Clock | Input/Output | | AP#[1] | V5 | Common Clock | Input/Output | | BCLK[0] | AF22 | Bus Clock | Input | | BCLK[1] | AF23 | Bus Clock | Input | | BINIT# | AA3 | Common Clock | Input/Output | | BNR# | G2 | Common Clock | Input/Output | | BPM#[0] | AC6 | Common Clock | Input/Output | | BPM#[1] | AB5 | Common Clock | Input/Output | | BPM#[2] | AC4 | Common Clock | Input/Output | | BPM#[3] | Y6 | Common Clock | Input/Output | | BPM#[4] | AA5 | Common Clock | Input/Output | | BPM#[5] | AB4 | Common Clock | Input/Output | | BPRI# | D2 | Common Clock | Input | | BR0# | H6 | Common Clock | Input/Output | | BSEL0 | AD6 | Power/Other | Output | | BSEL1 | AD5 | Power/Other | Output | | COMP[0] | L24 | Power/Other | Input/Output | | COMP[1] | P1 | Power/Other | Input/Output | | D#[0] | B21 | Source Synch | Input/Output | | D#[01] | B22 | Source Synch | Input/Output | | D#[02] | A23 | Source Synch | Input/Output | | D#[03] | A25 | Source Synch | Input/Output | | D#[04] | C21 | Source Synch | Input/Output | | D#[05] | D22 | Source Synch | Input/Output | | D#[06] | B24 | Source Synch | Input/Output | | D#[07] | C23 | Source Synch | Input/Output | | D#[08] | C24 | Source Synch | Input/Output | | D#[09] | B25 | Source Synch | Input/Output | | D#[10] | G22 | Source Synch | Input/Output | | D#[11] | H21 | Source Synch | Input/Output | | D#[12] | C26 | Source Synch | Input/Output | | D#[13] | D23 | Source Synch | Input/Output | | D#[14] | J21 | Source Synch | Input/Output | | D#[15] | D25 | Source Synch | Input/Output | | D#[16] | H22 | Source Synch | Input/Output | | D#[17] | E24 | Source Synch | Input/Output | | D#[18] | G23 | Source Synch | Input/Output | | D#[19] | F23 | Source Synch | Input/Output | | D#[20] | F24 | Source Synch | Input/Output | Datasheet Datasheet Table 30. Pin Listing by Pin Name Pin Signal Buffer Pin Name **Direction** Number Type D#[21] E25 Source Synch Input/Output D#[22] F26 Source Synch Input/Output D#[23] D26 Input/Output Source Synch D#[24] L21 Source Synch Input/Output D#[25] G26 Source Synch Input/Output H24 D#[26] Input/Output Source Synch D#[27] M21 Source Synch Input/Output D#[28] L22 Source Synch Input/Output D#[29] J24 Source Synch Input/Output D#[30] K23 Input/Output Source Synch H25 D#[31] Source Synch Input/Output M23 D#[32] Input/Output Source Synch N22 D#[33] Input/Output Source Synch D#[34] P21 Source Synch Input/Output D#[35] M24 Input/Output Source Synch D#[36] N23 Input/Output Source Synch D#[37] M26 Source Synch Input/Output D#[38] N26 Input/Output Source Synch D#[39] N25 Input/Output Source Synch D#[40] R21 Input/Output Source Synch D#[41] P24 Source Synch Input/Output D#[42] R25 Input/Output Source Synch D#[43] R24 Source Synch Input/Output T26 D#[44] Source Synch Input/Output T25 D#[45] Input/Output Source Synch D#[46] T22 Input/Output Source Synch T23 D#[47] Source Synch Input/Output D#[48] U26 Source Synch Input/Output D#[49] U24 Input/Output Source Synch D#[50] U23 Source Synch Input/Output V25 D#[51] Input/Output Source Synch D#[52] U21 Input/Output Source Synch D#[53] V22 Source Synch Input/Output D#[54] V24 Source Synch Input/Output W26 D#[55] Input/Output Source Synch D#[56] Y26 Input/Output Source Synch D#[57] W25 Source Synch Input/Output D#[58] Y23 Input/Output Source Synch D#[59] Y24 Source Synch Input/Output Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |--------------|---------------|-----------------------|--------------| | D#[60] | Y21 | Source Synch | Input/Output | | D#[61] | AA25 | Source Synch | Input/Output | | D#[62] | AA22 | Source Synch | Input/Output | | D#[63] | AA24 | Source Synch | Input/Output | | DBI#[0] | E21 | Source Synch | Input/Output | | DBI#[1] | G25 | Source Synch | Input/Output | | DBI#[2] | P26 | Source Synch | Input/Output | | DBI#[3] | V21 | Source Synch | Input/Output | | DBR# | AE25 | Power/Other | Output | | DBSY# | H5 | Common Clock | Input/Output | | DEFER# | E2 | Common Clock | Input | | DP#[0] | J26 | Common Clock | Input/Output | | DP#[1] | K25 | Common Clock | Input/Output | | DP#[2] | K26 | Common Clock | Input/Output | | DP#[3] | L25 | Common Clock | Input/Output | | DRDY# | H2 | Common Clock | Input/Output | | DSTBN#[0] | E22 | Source Synch | Input/Output | | DSTBN#[1] | K22 | Source Synch | Input/Output | | DSTBN#[2] | R22 | Source Synch | Input/Output | | DSTBN#[3] | W22 | Source Synch | Input/Output | | DSTBP#[0] | F21 | Source Synch | Input/Output | | DSTBP#[1] | J23 | Source Synch | Input/Output | | DSTBP#[2] | P23 | Source Synch | Input/Output | | DSTBP#[3] | W23 | Source Synch | Input/Output | | FERR# | B6 | Asynch AGL+ | Output | | GTLREF | AA21 | Power/Other | Input | | GTLREF | AA6 | Power/Other | Input | | GTLREF | F20 | Power/Other | Input | | GTLREF | F6 | Power/Other | Input | | HIT# | F3 | Common Clock | Input/Output | | HITM# | E3 | Common Clock | Input/Output | | IERR# | AC3 | Common Clock | Output | | IGNNE# | B2 | Asynch GTL+ | Input | | INIT# | W5 | Asynch GTL+ | Input | | ITPCLKOUT[0] | AA20 | Power/Other | Output | | ITPCLKOUT[1] | AB22 | Power/Other | Output | | ITP_CLK0 | AC26 | TAP | input | | ITP_CLK1 | AD26 | TAP | input | | LINT0 | D1 | Asynch GTL+ | Input | Table 30. Pin Listing by Pin Name Pin Signal Buffer **Direction Pin Name** Number Type LINT1 E5 Asynch GTL+ Input LOCK# G4 Common Clock Input/Output MCERR# V6 Common Clock Input/Output PROCHOT# С3 Asynch GTL+ Output **PWRGOOD** AB23 Power/Other Input REQ#[0] J1 Input/Output Source Synch REQ#[1] K5 Input/Output Source Synch REQ#[2] J4 Source Synch Input/Output REQ#[3] J3 Source Synch Input/Output REQ#[4] Н3 Input/Output Source Synch **RESERVED** A22 **RESERVED** Α7 **RESERVED** AD2 **RESERVED** AD3 RESERVED AE21 **RESERVED** AF3 **RESERVED** AF24 **RESERVED** AF25 RESET# AB25 Common Clock Input RS#[0] F1 Common Clock Input RS#[1] G5 Common Clock Input RS#[2] F4 Common Clock Input RSP# AB2 Common Clock Input SKTOCC# AF26 Power/Other Output SLP# AB26 Asynch GTL+ Input SMI# В5 Asynch GTL+ Input STPCLK# Υ4 Asynch GTL+ Input **TCK** D4 TAP Input TDI C1 TAP Input TDO D5 TAP Output TESTHI0 AD24 Power/Other Input TESTHI1 AA2 Power/Other Input TESTHI2 AC21 Power/Other Input TESTHI3 AC20 Power/Other Input TESTHI4 AC24 Power/Other Input TESTHI5 AC23 Power/Other Input U6 TESTHI8 Power/Other Input TESTHI9 W4 Power/Other Input TESTHI10 Υ3 Power/Other Input Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |------------|---------------|-----------------------|-----------| | TESTHI11 | A6 | Power/Other | Input | | TESTHI12 | AD25 | Power/Other | Input | | THERMDA | В3 | Power/Other | | | THERMDC | C4 | Power/Other | | | THERMTRIP# | A2 | Asynch GTL+ | Output | | TMS | F7 | TAP | Input | | TRDY# | J6 | Common Clock | Input | | TRST# | E6 | TAP | Input | | VCC | A10 | Power/Other | | | VCC | A12 | Power/Other | | | VCC | A14 | Power/Other | | | VCC | A16 | Power/Other | | | VCC | A18 | Power/Other | | | VCC | A20 | Power/Other | | | VCC | A8 | Power/Other | | | VCC | AA10 | Power/Other | | | VCC | AA12 | Power/Other | | | VCC | AA14 | Power/Other | | | VCC | AA16 | Power/Other | | | VCC | AA18 | Power/Other | | | VCC | AA8 | Power/Other | | | VCC | AB11 | Power/Other | | | VCC | AB13 | Power/Other | | | VCC | AB15 | Power/Other | | | VCC | AB17 | Power/Other | | | VCC | AB19 | Power/Other | | | VCC | AB7 | Power/Other | | | VCC | AB9 | Power/Other | | | VCC | AC10 | Power/Other | | | VCC | AC12 | Power/Other | | | VCC | AC14 | Power/Other | | | VCC | AC16 | Power/Other | | | VCC | AC18 | Power/Other | | | VCC | AC8 | Power/Other | | | VCC | AD11 | Power/Other | | | VCC | AD13 | Power/Other | | | VCC | AD15 | Power/Other | | | VCC | AD17 | Power/Other | | | VCC | AD19 | Power/Other | | Table 30. Pin Listing by Pin Name Pin Signal Buffer **Pin Name Direction** Number Type VCC AD7 Power/Other VCC AD9 Power/Other VCC AE10 Power/Other VCC AE12 Power/Other VCC AE14 Power/Other VCC AE16 Power/Other VCC AE18 Power/Other VCC AE20 Power/Other VCC AE6 Power/Other VCC AE8 Power/Other VCC AF11 Power/Other AF13 VCC Power/Other VCC AF15 Power/Other VCC AF17 Power/Other VCC AF19 Power/Other VCC AF2 Power/Other VCC AF21 Power/Other VCC AF5 Power/Other VCC AF7 Power/Other VCC AF9 Power/Other VCC B11 Power/Other VCC B13 Power/Other VCC B15 Power/Other VCC B17 Power/Other VCC B19 Power/Other VCC В7 Power/Other VCC В9 Power/Other Power/Other VCC C10 VCC C12 Power/Other VCC C14 Power/Other VCC C16 Power/Other VCC C18 Power/Other VCC C20 Power/Other VCC Power/Other C8 VCC D11 Power/Other VCC D13 Power/Other VCC D15 Power/Other VCC D17 Power/Other VCC D19 Power/Other Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |----------|---------------|-----------------------|-----------| | VCC | D7 | Power/Other | | | VCC | D9 | Power/Other | | | VCC | E10 | Power/Other | | | VCC | E12 | Power/Other | | | VCC | E14 | Power/Other | | | VCC | E16 | Power/Other | | | VCC | E18 | Power/Other | | | VCC | E20 | Power/Other | | | VCC | E8 | Power/Other | | | VCC | F11 | Power/Other | | | VCC | F13 | Power/Other | | | VCC | F15 | Power/Other | | | VCC | F17 | Power/Other | | | VCC | F19 | Power/Other | | | VCC | F9 | Power/Other | | | VCCA | AD20 | Power/Other | | | VCCIOPLL | AE23 | Power/Other | | | VCCSENSE | A5 | Power/Other | Output | | VCCVID | AF4 | Power/Other | Input | | VID0 | AE5 | Power/Other | Output | | VID1 | AE4 | Power/Other | Output | | VID2 | AE3 | Power/Other | Output | | VID3 | AE2 | Power/Other | Output | | VID4 | AE1 | Power/Other | Output | | VSS | D10 | Power/Other | | | VSS | A11 | Power/Other | | | VSS | A13 | Power/Other | | | VSS | A15 | Power/Other | | | VSS | A17 | Power/Other | | | VSS | A19 | Power/Other | | | VSS | A21 | Power/Other | | | VSS | A24 | Power/Other | | | VSS | A26 | Power/Other | | | VSS | A3 | Power/Other | | | VSS | A9 | Power/Other | | | VSS | AA1 | Power/Other | | | VSS | AA11 | Power/Other | | | VSS | AA13 | Power/Other | | | VSS | AA15 | Power/Other | | **Table 30. Pin Listing by Pin Name** Pin Signal Buffer **Pin Name Direction** Number Type **VSS** AA17 Power/Other VSS **AA19** Power/Other VSS AA23 Power/Other VSS AA26 Power/Other VSS Power/Other AA4 VSS AA7 Power/Other VSS AA9 Power/Other VSS AB10 Power/Other VSS AB12 Power/Other VSS AB14 Power/Other VSS AB16 Power/Other VSS AB18 Power/Other VSS AB20 Power/Other **VSS** AB21 Power/Other VSS AB24 Power/Other VSS AB3 Power/Other VSS AB6 Power/Other VSS AB8 Power/Other VSS AC11 Power/Other VSS AC13 Power/Other VSS AC15 Power/Other VSS AC17 Power/Other VSS AC19 Power/Other VSS AC2 Power/Other VSS AC22 Power/Other VSS AC25 Power/Other VSS AC5 Power/Other VSS AC7 Power/Other VSS AC9 Power/Other VSS AD1 Power/Other VSS AD10 Power/Other VSS AD12 Power/Other **VSS** AD14 Power/Other VSS AD16 Power/Other VSS AD18 Power/Other VSS AD21 Power/Other VSS AD23 Power/Other VSS AD4 Power/Other VSS AD8 Power/Other Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |----------|---------------|-----------------------|-----------| | VSS | AE11 | Power/Other | | | VSS | AE13 | Power/Other | | | VSS | AE15 | Power/Other | | | VSS | AE17 | Power/Other | | | VSS | AE19 | Power/Other | | | VSS | AE22 | Power/Other | | | VSS | AE24 | Power/Other | | | VSS | AE26 | Power/Other | | | VSS | AE7 | Power/Other | | | VSS | AE9 | Power/Other | | | VSS | AF1 | Power/Other | | | VSS | AF10 | Power/Other | | | VSS | AF12 | Power/Other | | | VSS | AF14 | Power/Other | | | VSS | AF16 | Power/Other | | | VSS | AF18 | Power/Other | | | VSS | AF20 | Power/Other | | | VSS | AF6 | Power/Other | | | VSS | AF8 | Power/Other | | | VSS | B10 | Power/Other | | | VSS | B12 | Power/Other | | | VSS | B14 | Power/Other | | | VSS | B16 | Power/Other | | | VSS | B18 | Power/Other | | | VSS | B20 | Power/Other | | | VSS | B23 | Power/Other | | | VSS | B26 | Power/Other | | | VSS | B4 | Power/Other | | | VSS | B8 | Power/Other | | | VSS | C11 | Power/Other | | | VSS | C13 | Power/Other | | | VSS | C15 | Power/Other | | | VSS | C17 | Power/Other | | | VSS | C19 | Power/Other | | | VSS | C2 | Power/Other | | | VSS | C22 | Power/Other | | | VSS | C25 | Power/Other | | | VSS | C5 | Power/Other | | | VSS | C7 | Power/Other | | Table 30. Pin Listing by Pin Name Pin Signal Buffer **Pin Name Direction** Number Type **VSS** C9 Power/Other D12 VSS Power/Other VSS D14 Power/Other VSS D16 Power/Other VSS D18 Power/Other VSS D20 Power/Other VSS D21 Power/Other VSS D24 Power/Other VSS D3 Power/Other VSS D6 Power/Other VSS D8 Power/Other VSS E1 Power/Other VSS E11 Power/Other VSS E13 Power/Other VSS E15 Power/Other VSS E17 Power/Other **VSS** E19 Power/Other VSS E23 Power/Other VSS E26 Power/Other VSS E4 Power/Other E7 Power/Other VSS VSS E9 Power/Other VSS F10 Power/Other VSS F12 Power/Other VSS F14 Power/Other VSS F16 Power/Other VSS F18 Power/Other Power/Other VSS F2 VSS F22 Power/Other VSS F25 Power/Other F5 VSS Power/Other VSS F8 Power/Other **VSS** G21 Power/Other VSS G24 Power/Other VSS Power/Other G3 VSS G6 Power/Other VSS H1 Power/Other VSS H23 Power/Other VSS H26 Power/Other Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |----------|---------------|-----------------------|-----------| | VSS | H4 | Power/Other | | | VSS | J2 | Power/Other | | | VSS | J22 | Power/Other | | | VSS | J25 | Power/Other | | | VSS | J5 | Power/Other | | | VSS | K21 | Power/Other | | | VSS | K24 | Power/Other | | | VSS | K3 | Power/Other | | | VSS | K6 | Power/Other | | | VSS | L1 | Power/Other | | | VSS | L23 | Power/Other | | | VSS | L26 | Power/Other | | | VSS | L4 | Power/Other | | | VSS | M2 | Power/Other | | | VSS | M22 | Power/Other | | | VSS | M25 | Power/Other | | | VSS | M5 | Power/Other | | | VSS | N21 | Power/Other | | | VSS | N24 | Power/Other | | | VSS | N3 | Power/Other | | | VSS | N6 | Power/Other | | | VSS | P2 | Power/Other | | | VSS | P22 | Power/Other | | | VSS | P25 | Power/Other | | | VSS | P5 | Power/Other | | | VSS | R1 | Power/Other | | | VSS | R23 | Power/Other | | | VSS | R26 | Power/Other | | | VSS | R4 | Power/Other | | | VSS | T21 | Power/Other | | | VSS | T24 | Power/Other | | | VSS | Т3 | Power/Other | | | VSS | Т6 | Power/Other | | | VSS | U2 | Power/Other | | | VSS | U22 | Power/Other | | | VSS | U25 | Power/Other | | | VSS | U5 | Power/Other | | | VSS | V1 | Power/Other | | | VSS | V23 | Power/Other | | Table 30. Pin Listing by Pin Name | Pin Name | Pin<br>Number | Signal Buffer<br>Type | Direction | |----------|---------------|-----------------------|-----------| | VSS | V26 | Power/Other | | | VSS | V4 | Power/Other | | | VSS | W21 | Power/Other | | | VSS | W24 | Power/Other | | | VSS | W3 | Power/Other | | | VSS | W6 | Power/Other | | | VSS | Y2 | Power/Other | | | VSS | Y22 | Power/Other | | | VSS | Y25 | Power/Other | | | VSS | Y5 | Power/Other | | | VSSA | AD22 | Power/Other | | | VSSSENSE | A4 | Power/Other | Output | Datasheet Datasheet **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|------------|-----------------------|--------------| | A2 | THERMTRIP# | Asynch GTL+ | Output | | A3 | VSS | Power/Other | | | A4 | VSSSENSE | Power/Other | Output | | A5 | VCCSENSE | Power/Other | Output | | A6 | TESTHI11 | Power/Other | Input | | A7 | RESERVED | | | | A8 | VCC | Power/Other | | | A9 | VSS | Power/Other | | | A10 | VCC | Power/Other | | | A11 | VSS | Power/Other | | | A12 | VCC | Power/Other | | | A13 | VSS | Power/Other | | | A14 | VCC | Power/Other | | | A15 | VSS | Power/Other | | | A16 | VCC | Power/Other | | | A17 | VSS | Power/Other | | | A18 | VCC | Power/Other | | | A19 | VSS | Power/Other | | | A20 | VCC | Power/Other | | | A21 | VSS | Power/Other | | | A22 | RESERVED | | | | A23 | D#[02] | Source Synch | Input/Output | | A24 | VSS | Power/Other | | | A25 | D#[03] | Source Synch | Input/Output | | A26 | VSS | Power/Other | | | AA1 | VSS | Power/Other | | | AA2 | TESTHI1 | Power/Other | Input | | AA3 | BINIT# | Common Clock | Input/Output | | AA4 | VSS | Power/Other | | | AA5 | BPM#[4] | Common Clock | Input/Output | | AA6 | GTLREF | Power/Other | Input | | AA7 | VSS | Power/Other | | | AA8 | VCC | Power/Other | | | AA9 | VSS | Power/Other | | | AA10 | VCC | Power/Other | | | AA11 | VSS | Power/Other | | | AA12 | VCC | Power/Other | | **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|--------------|-----------------------|--------------| | AA13 | VSS | Power/Other | | | AA14 | VCC | Power/Other | | | AA15 | VSS | Power/Other | | | AA16 | VCC | Power/Other | | | AA17 | VSS | Power/Other | | | AA18 | VCC | Power/Other | | | AA19 | VSS | Power/Other | | | AA20 | ITPCLKOUT[0] | Power/Other | Output | | AA21 | GTLREF | Power/Other | Input | | AA22 | D#[62] | Source Synch | Input/Output | | AA23 | VSS | Power/Other | | | AA24 | D#[63] | Source Synch | Input/Output | | AA25 | D#[61] | Source Synch | Input/Output | | AA26 | VSS | Power/Other | | | AB1 | A#[35] | Source Synch | Input/Output | | AB2 | RSP# | Common Clock | Input | | AB3 | VSS | Power/Other | | | AB4 | BPM#[5] | Common Clock | Input/Output | | AB5 | BPM#[1] | Common Clock | Input/Output | | AB6 | VSS | Power/Other | | | AB7 | VCC | Power/Other | | | AB8 | VSS | Power/Other | | | AB9 | VCC | Power/Other | | | AB10 | VSS | Power/Other | | | AB11 | VCC | Power/Other | | | AB12 | VSS | Power/Other | | | AB13 | VCC | Power/Other | | | AB14 | VSS | Power/Other | | | AB15 | VCC | Power/Other | | | AB16 | VSS | Power/Other | | | AB17 | VCC | Power/Other | | | AB18 | VSS | Power/Other | | | AB19 | VCC | Power/Other | | | AB20 | VSS | Power/Other | | | AB21 | VSS | Power/Other | | | AB22 | ITPCLKOUT[1] | Power/Other | Output | | AB23 | PWRGOOD | Power/Other | Input | | AB24 | VSS | Power/Other | | | AB25 | RESET# | Common Clock | Input | Table 31. Pin Listing by Pin Number | Pin | Pin Name | Signal Buffer | Direction | |--------|-------------|---------------|--------------| | Number | riii Naiile | Туре | Direction | | AB26 | SLP# | Asynch GTL+ | Input | | AC1 | AP#[0] | Common Clock | Input/Output | | AC2 | VSS | Power/Other | | | AC3 | IERR# | Common Clock | Output | | AC4 | BPM#[2] | Common Clock | Input/Output | | AC5 | VSS | Power/Other | | | AC6 | BPM#[0] | Common Clock | Input/Output | | AC7 | VSS | Power/Other | | | AC8 | VCC | Power/Other | | | AC9 | VSS | Power/Other | | | AC10 | VCC | Power/Other | | | AC11 | VSS | Power/Other | | | AC12 | VCC | Power/Other | | | AC13 | VSS | Power/Other | | | AC14 | VCC | Power/Other | | | AC15 | VSS | Power/Other | | | AC16 | VCC | Power/Other | | | AC17 | VSS | Power/Other | | | AC18 | VCC | Power/Other | | | AC19 | VSS | Power/Other | | | AC20 | TESTHI3 | Power/Other | Input | | AC21 | TESTHI2 | Power/Other | Input | | AC22 | VSS | Power/Other | | | AC23 | TESTHI5 | Power/Other | Input | | AC24 | TESTHI4 | Power/Other | Input | | AC25 | VSS | Power/Other | | | AC26 | ITP_CLK0 | TAP | input | | AD1 | VSS | Power/Other | | | AD2 | RESERVED | | | | AD3 | RESERVED | | | | AD4 | VSS | Power/Other | | | AD5 | BSEL1 | Power/Other | Output | | AD6 | BSEL0 | Power/Other | Output | | AD7 | VCC | Power/Other | | | AD8 | VSS | Power/Other | | | AD9 | VCC | Power/Other | | | AD10 | VSS | Power/Other | | | AD11 | VCC | Power/Other | | | AD12 | VSS | Power/Other | | **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|----------|-----------------------|-----------| | AD13 | VCC | Power/Other | | | AD14 | VSS | Power/Other | | | AD15 | VCC | Power/Other | | | AD16 | VSS | Power/Other | | | AD17 | VCC | Power/Other | | | AD18 | VSS | Power/Other | | | AD19 | VCC | Power/Other | | | AD20 | VCCA | Power/Other | | | AD21 | VSS | Power/Other | | | AD22 | VSSA | Power/Other | | | AD23 | VSS | Power/Other | | | AD24 | TESTHI0 | Power/Other | Input | | AD25 | TESTHI12 | Power/Other | Input | | AD26 | ITP_CLK1 | TAP | input | | AE1 | VID4 | Power/Other | Output | | AE2 | VID3 | Power/Other | Output | | AE3 | VID2 | Power/Other | Output | | AE4 | VID1 | Power/Other | Output | | AE5 | VID0 | Power/Other | Output | | AE6 | VCC | Power/Other | | | AE7 | VSS | Power/Other | | | AE8 | VCC | Power/Other | | | AE9 | VSS | Power/Other | | | AE10 | VCC | Power/Other | | | AE11 | VSS | Power/Other | | | AE12 | VCC | Power/Other | | | AE13 | VSS | Power/Other | | | AE14 | VCC | Power/Other | | | AE15 | VSS | Power/Other | | | AE16 | VCC | Power/Other | | | AE17 | VSS | Power/Other | | | AE18 | VCC | Power/Other | | | AE19 | VSS | Power/Other | | | AE20 | VCC | Power/Other | | | AE21 | RESERVED | | | | AE22 | VSS | Power/Other | | | AE23 | VCCIOPLL | Power/Other | | | AE24 | VSS | Power/Other | | | AE25 | DBR# | Power/Other | Output | Datasheet Datasheet Table 31. Pin Listing by Pin Number Pin **Signal Buffer** Pin Name **Direction** Number **Type** AE26 **VSS** Power/Other AF1 VSS Power/Other VCC Power/Other AF2 AF3 **RESERVED** AF4 **VCCVID** Power/Other Input AF5 VCC Power/Other AF6 VSS Power/Other AF7 VCC Power/Other AF8 VSS Power/Other AF9 VCC Power/Other AF10 VSS Power/Other VCC AF11 Power/Other AF12 VSS Power/Other AF13 VCC Power/Other AF14 VSS Power/Other AF15 VCC Power/Other AF16 **VSS** Power/Other VCC AF17 Power/Other VSS AF18 Power/Other AF19 VCC Power/Other AF20 VSS Power/Other AF21 VCC Power/Other AF22 BCLK[0] **Bus Clock** Input AF23 BCLK[1] **Bus Clock** Input AF24 **RESERVED** AF25 **RESERVED** AF26 SKTOCC# Power/Other Output B2 **IGNNE#** Asynch GTL+ Input В3 **THERMDA** Power/Other В4 **VSS** Power/Other В5 SMI# Asynch GTL+ Input В6 FERR# Asynch AGL+ Output В7 VCC Power/Other В8 VSS Power/Other В9 VCC Power/Other B10 VSS Power/Other B11 VCC Power/Other VSS B12 Power/Other B13 VCC Power/Other Table 31. Pin Listing by Pin Number | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|----------|-----------------------|--------------| | B14 | VSS | Power/Other | | | B15 | VCC | Power/Other | | | B16 | VSS | Power/Other | | | B17 | VCC | Power/Other | | | B18 | VSS | Power/Other | | | B19 | VCC | Power/Other | | | B20 | VSS | Power/Other | | | B21 | D#[0] | Source Synch | Input/Output | | B22 | D#[01] | Source Synch | Input/Output | | B23 | VSS | Power/Other | | | B24 | D#[06] | Source Synch | Input/Output | | B25 | D#[09] | Source Synch | Input/Output | | B26 | VSS | Power/Other | | | C1 | TDI | TAP | Input | | C2 | VSS | Power/Other | | | C3 | PROCHOT# | Asynch GTL+ | Output | | C4 | THERMDC | Power/Other | | | C5 | VSS | Power/Other | | | C6 | A20M# | Asynch GTL+ | Input | | C7 | VSS | Power/Other | | | C8 | VCC | Power/Other | | | C9 | VSS | Power/Other | | | C10 | VCC | Power/Other | | | C11 | VSS | Power/Other | | | C12 | VCC | Power/Other | | | C13 | VSS | Power/Other | | | C14 | VCC | Power/Other | | | C15 | VSS | Power/Other | | | C16 | VCC | Power/Other | | | C17 | VSS | Power/Other | | | C18 | VCC | Power/Other | | | C19 | VSS | Power/Other | | | C20 | VCC | Power/Other | | | C21 | D#[04] | Source Synch | Input/Output | | C22 | VSS | Power/Other | | | C23 | D#[07] | Source Synch | Input/Output | | C24 | D#[08] | Source Synch | Input/Output | | C25 | VSS | Power/Other | | | C26 | D#[12] | Source Synch | Input/Output | Table 31. Pin Listing by Pin Number | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|----------|-----------------------|--------------| | D1 | LINT0 | Asynch GTL+ | Input | | D2 | BPRI# | Common Clock | Input | | D3 | VSS | Power/Other | | | D4 | TCK | TAP | Input | | D5 | TDO | TAP | Output | | D6 | VSS | Power/Other | | | D7 | VCC | Power/Other | | | D8 | VSS | Power/Other | | | D9 | VCC | Power/Other | | | D10 | VSS | Power/Other | | | D11 | VCC | Power/Other | | | D12 | VSS | Power/Other | | | D13 | VCC | Power/Other | | | D14 | VSS | Power/Other | | | D15 | VCC | Power/Other | | | D16 | VSS | Power/Other | | | D17 | VCC | Power/Other | | | D18 | VSS | Power/Other | | | D19 | VCC | Power/Other | | | D20 | VSS | Power/Other | | | D21 | VSS | Power/Other | | | D22 | D#[05] | Source Synch | Input/Output | | D23 | D#[13] | Source Synch | Input/Output | | D24 | VSS | Power/Other | | | D25 | D#[15] | Source Synch | Input/Output | | D26 | D#[23] | Source Synch | Input/Output | | E1 | VSS | Power/Other | | | E2 | DEFER# | Common Clock | Input | | E3 | HITM# | Common Clock | Input/Output | | E4 | VSS | Power/Other | | | E5 | LINT1 | Asynch GTL+ | Input | | E6 | TRST# | TAP | Input | | E7 | VSS | Power/Other | | | E8 | VCC | Power/Other | | | E9 | VSS | Power/Other | | | E10 | VCC | Power/Other | | | E11 | VSS | Power/Other | | | E12 | VCC | Power/Other | | | E13 | VSS | Power/Other | | **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|-----------|-----------------------|--------------| | E14 | VCC | Power/Other | | | E15 | VSS | Power/Other | | | E16 | VCC | Power/Other | | | E17 | VSS | Power/Other | | | E18 | VCC | Power/Other | | | E19 | VSS | Power/Other | | | E20 | VCC | Power/Other | | | E21 | DBI#[0] | Source Synch | Input/Output | | E22 | DSTBN#[0] | Source Synch | Input/Output | | E23 | VSS | Power/Other | | | E24 | D#[17] | Source Synch | Input/Output | | E25 | D#[21] | Source Synch | Input/Output | | E26 | VSS | Power/Other | | | F1 | RS#[0] | Common Clock | Input | | F2 | VSS | Power/Other | | | F3 | HIT# | Common Clock | Input/Output | | F4 | RS#[2] | Common Clock | Input | | F5 | VSS | Power/Other | | | F6 | GTLREF | Power/Other | Input | | F7 | TMS | TAP | Input | | F8 | VSS | Power/Other | | | F9 | VCC | Power/Other | | | F10 | VSS | Power/Other | | | F11 | VCC | Power/Other | | | F12 | VSS | Power/Other | | | F13 | VCC | Power/Other | | | F14 | VSS | Power/Other | | | F15 | VCC | Power/Other | | | F16 | VSS | Power/Other | | | F17 | VCC | Power/Other | | | F18 | VSS | Power/Other | | | F19 | VCC | Power/Other | | | F20 | GTLREF | Power/Other | Input | | F21 | DSTBP#[0] | Source Synch | Input/Output | | F22 | VSS | Power/Other | | | F23 | D#[19] | Source Synch | Input/Output | | F24 | D#[20] | Source Synch | Input/Output | | F25 | VSS | Power/Other | | | F26 | D#[22] | Source Synch | Input/Output | **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Pin Name Signal Buffer Type | | |---------------|-----------|-----------------------------|--------------| | G1 | ADS# | Common Clock | Input/Output | | G2 | BNR# | Common Clock | Input/Output | | G3 | VSS | Power/Other | | | G4 | LOCK# | Common Clock | Input/Output | | G5 | RS#[1] | Common Clock | Input | | G6 | VSS | Power/Other | | | G21 | VSS | Power/Other | | | G22 | D#[10] | Source Synch | Input/Output | | G23 | D#[18] | Source Synch | Input/Output | | G24 | VSS | Power/Other | | | G25 | DBI#[1] | Source Synch | Input/Output | | G26 | D#[25] | Source Synch | Input/Output | | H1 | VSS | Power/Other | | | H2 | DRDY# | Common Clock | Input/Output | | НЗ | REQ#[4] | Source Synch | Input/Output | | H4 | VSS | Power/Other | | | H5 | DBSY# | Common Clock | Input/Output | | H6 | BR0# | Common Clock | Input/Output | | H21 | D#[11] | Source Synch | Input/Output | | H22 | D#[16] | Source Synch | Input/Output | | H23 | VSS | Power/Other | | | H24 | D#[26] | Source Synch | Input/Output | | H25 | D#[31] | Source Synch | Input/Output | | H26 | VSS | Power/Other | | | J1 | REQ#[0] | Source Synch | Input/Output | | J2 | VSS | Power/Other | | | J3 | REQ#[3] | Source Synch | Input/Output | | J4 | REQ#[2] | Source Synch | Input/Output | | J5 | VSS | Power/Other | | | J6 | TRDY# | Common Clock | Input | | J21 | D#[14] | Source Synch | Input/Output | | J22 | VSS | Power/Other | | | J23 | DSTBP#[1] | Source Synch | Input/Output | | J24 | D#[29] | Source Synch | Input/Output | | J25 | VSS | Power/Other | | | J26 | DP#[0] | Common Clock | Input/Output | | K1 | A#[06] | Source Synch | Input/Output | | K2 | A#[03] | Source Synch | Input/Output | | K3 | VSS | Power/Other | | **Table 31. Pin Listing by Pin Number** | Pin | | Signal Buffer | | |--------|-----------|---------------|--------------| | Number | Pin Name | Type | Direction | | K4 | A#[04] | Source Synch | Input/Output | | K5 | REQ#[1] | Source Synch | Input/Output | | K6 | VSS | Power/Other | | | K21 | VSS | Power/Other | | | K22 | DSTBN#[1] | Source Synch | Input/Output | | K23 | D#[30] | Source Synch | Input/Output | | K24 | VSS | Power/Other | | | K25 | DP#[1] | Common Clock | Input/Output | | K26 | DP#[2] | Common Clock | Input/Output | | L1 | VSS | Power/Other | | | L2 | A#[09] | Source Synch | Input/Output | | L3 | A#[07] | Source Synch | Input/Output | | L4 | VSS | Power/Other | | | L5 | ADSTB#[0] | Source Synch | Input/Output | | L6 | A#[05] | Source Synch | Input/Output | | L21 | D#[24] | Source Synch | Input/Output | | L22 | D#[28] | Source Synch | Input/Output | | L23 | VSS | Power/Other | | | L24 | COMP[0] | Power/Other | Input/Output | | L25 | DP#[3] | Common Clock | Input/Output | | L26 | VSS | Power/Other | | | M1 | A#[13] | Source Synch | Input/Output | | M2 | VSS | Power/Other | | | M3 | A#[10] | Source Synch | Input/Output | | M4 | A#[11] | Source Synch | Input/Output | | M5 | VSS | Power/Other | | | M6 | A#[08] | Source Synch | Input/Output | | M21 | D#[27] | Source Synch | Input/Output | | M22 | VSS | Power/Other | | | M23 | D#[32] | Source Synch | Input/Output | | M24 | D#[35] | Source Synch | Input/Output | | M25 | VSS | Power/Other | | | M26 | D#[37] | Source Synch | Input/Output | | N1 | A#[12] | Source Synch | Input/Output | | N2 | A#[14] | Source Synch | Input/Output | | N3 | VSS | Power/Other | | | N4 | A#[15] | Source Synch | Input/Output | | N5 | A#[16] | Source Synch | Input/Output | | N6 | VSS | Power/Other | | **Table 31. Pin Listing by Pin Number** | Pin | anibei | | | |--------|-----------|-----------------------|--------------| | Number | Pin Name | Signal Buffer<br>Type | Direction | | N21 | VSS | Power/Other | | | N22 | D#[33] | Source Synch | Input/Output | | N23 | D#[36] | Source Synch | Input/Output | | N24 | VSS | Power/Other | | | N25 | D#[39] | Source Synch | Input/Output | | N26 | D#[38] | Source Synch | Input/Output | | P1 | COMP[1] | Power/Other | Input/Output | | P2 | VSS | Power/Other | | | P3 | A#[19] | Source Synch | Input/Output | | P4 | A#[20] | Source Synch | Input/Output | | P5 | VSS | Power/Other | | | P6 | A#[24] | Source Synch | Input/Output | | P21 | D#[34] | Source Synch | Input/Output | | P22 | VSS | Power/Other | | | P23 | DSTBP#[2] | Source Synch | Input/Output | | P24 | D#[41] | Source Synch | Input/Output | | P25 | VSS | Power/Other | | | P26 | DBI#[2] | Source Synch | Input/Output | | R1 | VSS | Power/Other | | | R2 | A#[18] | Source Synch | Input/Output | | R3 | A#[21] | Source Synch | Input/Output | | R4 | VSS | Power/Other | | | R5 | ADSTB#[1] | Source Synch | Input/Output | | R6 | A#[28] | Source Synch | Input/Output | | R21 | D#[40] | Source Synch | Input/Output | | R22 | DSTBN#[2] | Source Synch | Input/Output | | R23 | VSS | Power/Other | | | R24 | D#[43] | Source Synch | Input/Output | | R25 | D#[42] | Source Synch | Input/Output | | R26 | VSS | Power/Other | | | T1 | A#[17] | Source Synch | Input/Output | | T2 | A#[22] | Source Synch | Input/Output | | Т3 | VSS | Power/Other | | | T4 | A#[26] | Source Synch | Input/Output | | T5 | A#[30] | Source Synch | Input/Output | | Т6 | VSS | Power/Other | | | T21 | VSS | Power/Other | | | T22 | D#[46] | Source Synch | Input/Output | | T23 | D#[47] | Source Synch | Input/Output | **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | |---------------|-----------|-----------------------|--------------| | T24 | VSS | Power/Other | | | T25 | D#[45] | Source Synch | Input/Output | | T26 | D#[44] | Source Synch | Input/Output | | U1 | A#[23] | Source Synch | Input/Output | | U2 | VSS | Power/Other | | | U3 | A#[25] | Source Synch | Input/Output | | U4 | A#[31] | Source Synch | Input/Output | | U5 | VSS | Power/Other | | | U6 | TESTHI8 | Power/Other | Input | | U21 | D#[52] | Source Synch | Input/Output | | U22 | VSS | Power/Other | | | U23 | D#[50] | Source Synch | Input/Output | | U24 | D#[49] | Source Synch | Input/Output | | U25 | VSS | Power/Other | | | U26 | D#[48] | Source Synch | Input/Output | | V1 | VSS | Power/Other | | | V2 | A#[27] | Source Synch | Input/Output | | V3 | A#[32] | Source Synch | Input/Output | | V4 | VSS | Power/Other | | | V5 | AP#[1] | Common Clock | Input/Output | | V6 | MCERR# | Common Clock | Input/Output | | V21 | DBI#[3] | Source Synch | Input/Output | | V22 | D#[53] | Source Synch | Input/Output | | V23 | VSS | Power/Other | | | V24 | D#[54] | Source Synch | Input/Output | | V25 | D#[51] | Source Synch | Input/Output | | V26 | VSS | Power/Other | | | W1 | A#[29] | Source Synch | Input/Output | | W2 | A#[33] | Source Synch | Input/Output | | W3 | VSS | Power/Other | | | W4 | TESTHI9 | Power/Other | Input | | W5 | INIT# | Asynch GTL+ | Input | | W6 | VSS | Power/Other | | | W21 | VSS | Power/Other | | | W22 | DSTBN#[3] | Source Synch | Input/Output | | W23 | DSTBP#[3] | Source Synch | Input/Output | | W24 | VSS | Power/Other | | | W25 | D#[57] | Source Synch | Input/Output | | W26 | D#[55] | Source Synch | Input/Output | Datasheet Datasheet **Table 31. Pin Listing by Pin Number** | Pin<br>Number | Pin Name | Signal Buffer<br>Type | Direction | | |---------------|----------|-----------------------|--------------|--| | Y1 | A#[34] | Source Synch | Input/Output | | | Y2 | VSS | Power/Other | | | | Y3 | TESTHI10 | Power/Other | Input | | | Y4 | STPCLK# | Asynch GTL+ | Input | | | Y5 | VSS | Power/Other | | | | Y6 | BPM#[3] | Common Clock | Input/Output | | | Y21 | D#[60] | Source Synch | Input/Output | | | Y22 | VSS | Power/Other | | | | Y23 | D#[58] | Source Synch | Input/Output | | | Y24 | D#[59] | Source Synch | Input/Output | | | Y25 | VSS | Power/Other | | | | Y26 | D#[56] | Source Synch | Input/Output | | This page is intentionally left blank. ## 5.2 Alphabetical Signals Reference Table 32. Signal Description (Sheet 1 of 8) | Name | Type | Description | | | | | |-------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|--| | A[35:3]# | Input/<br>Output | A[35:3]# (Address) define a 2 <sup>36</sup> -byte physical memory address space. In subphase 1 of the address phase, these pins transmit the address of a transaction In sub-phase 2, these pins transmit transaction type information. These signals must connect the appropriate pins of all agents on the Pentium 4 processor in the 478-pin package system bus. A[35:3]# are protected by parity signals AP[1:0]#. A[35:3]# are source synchronous signals and are latched into the receiving buffers by ADSTB[1:0]#. On the active-to-inactive transition of RESET#, the processor samples a subse | | | | | | | | of the A[35:3]# pins to dete<br>more details. | | | | | | A20M# | Input | If A20M# (Address-20 Mas<br>bit 20 (A20#) before looking<br>read/write transaction on the<br>processor's address wrap-<br>is only supported in real mo | g up a line<br>le bus. Ass<br>around at t | in any internal ca<br>serting A20M# em | che and before driving a ulates the 8086 | | | | | A20M# is an asynchronous signal. However, to ensure recognition of this signal following an Input/Output write instruction, it must be valid along with the TRDY# assertion of the corresponding Input/Output Write bus transaction. | | | | | | ADS# | Input/<br>Output | ADS# (Address Strobe) is asserted to indicate the validity of the transaction address on the A[35:3]# and REQ[4:0]# pins. All bus agents observe the ADS# activation to begin parity checking, protocol checking, address decode, internal snoop, or deferred reply ID match operations associated with the new transaction. | | | | | | | | Address strobes are used to latch A[35:3]# and REQ[4:0]# on their rising and falling edges. Strobes are associated with signals as shown below. | | | | | | ADSTB[1:0]# | Input/<br>Output | Signals | gnals Associated Strobe | | | | | | Carpar | REQ[4:0]#, A[16:3]# | A[16:3]# ADSTB0# | | | | | | | A[35:17]# | 5:17]# ADSTB1# | | | | | AP[1:0]# | Input/<br>Output | AP[1:0]# (Address Parity) a A[35:3]#, and the transaction high if an even number of a covered signals are low. The signals are high. AP[1:0]# a processor in the 478-pin pathe coverage model of the signals. | on type on<br>covered signis allows p<br>should con<br>ckage syst | the REQ[4:0]#. A<br>mals are low and<br>parity to be high w<br>nect the appropria | correct parity signal is<br>low if an odd number of<br>hen all the covered<br>ate pins of all Pentium 4 | | | | Output | Request Signa | ıls | subphase 1 | subphase 2 | | | | | A[35:24]# | | AP0# | AP1# | | | | | A[23:3]# | | AP1# | AP0# | | | | | REQ[4:0]# | | AP1# | AP0# | | | BCLK[1:0] | Input | The differential pair BCLK (Bus Clock) determines the system bus frequency. All processor system bus agents must receive these signals to drive their outputs and latch their inputs. | | | | | | | | All external timing parameters are specified with respect to the rising edge of BCLK0 crossing V <sub>CROSS</sub> . | | | | | Table 32. Signal Description (Sheet 2 of 8) | Name | Туре | Description | |-----------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | BINIT# (Bus Initialization) may be observed and driven by all processor system bus agents and if used, must connect the appropriate pins of all such agents. If the BINIT# driver is enabled during power-on configuration, BINIT# is asserted to signal any bus condition that prevents reliable future operation. | | BINIT# | Input/<br>Output | If BINIT# observation is enabled during power-on configuration, and BINIT# is sampled asserted, symmetric agents reset their bus LOCK# activity and bus request arbitration state machines. The bus agents do not reset their IOQ and transaction tracking state machines upon observation of BINIT# activation. Once the BINIT# assertion has been observed, the bus agents will re-arbitrate for the system bus and attempt completion of their bus queue and IOQ entries. | | | | If BINIT# observation is disabled during power-on configuration, a central agent may handle an assertion of BINIT# as appropriate to the error handling architecture of the system. | | BNR# | Input/<br>Output | BNR# (Block Next Request) is used to assert a bus stall by any bus agent who is unable to accept new bus transactions. During a bus stall, the current bus owner cannot issue any new transactions. | | | | BPM[5:0]# (Breakpoint Monitor) are breakpoint and performance monitor signals. They are outputs from the processor which indicate the status of breakpoints and programmable counters used for monitoring processor performance. BPM[5:0]# should connect the appropriate pins of all Pentium 4 processor in the 478-pin package system bus agents. | | BPM[5:0]# | Input/<br>Output | BPM4# provides PRDY# (Probe Ready) functionality for the TAP port. PRDY# is a processor output used by debug tools to determine processor debug readiness. | | | | BPM5# provides PREQ# (Probe Request) functionality for the TAP port. PREQ# is used by debug tools to request debug operation of the processor. | | | | Please refer to Table 1 for the appropriate Platform Design Guide, and the ITP700 Debug Port Design Guide for more detailed information. | | | | These signals do not have on-die termination. Refer to Section 2.5, and the appropriate Platform Design Guide for termination requirements. | | BPRI# | Input | BPRI# (Bus Priority Request) is used to arbitrate for ownership of the processor system bus. It must connect the appropriate pins of all processor system bus agents. Observing BPRI# active (as asserted by the priority agent) causes all other agents to stop issuing new requests, unless such requests are part of an ongoing locked operation. The priority agent keeps BPRI# asserted until all of its requests are completed, then releases the bus by deasserting BPRI#. | | BR0# | Input/<br>Output | BR0# drives the BREQ0# signal in the system and is used by the processor to request the bus. During power-on configuration this pin is sampled to determine the agent ID = 0. | | | | This signal does not have on-die termination and must be terminated. | | BSEL[1:0] | Output | The BCLK[1:0] frequency select signals BSEL[1:0] are used to select the processor input clock frequency. Table 4 defines the possible combinations of the signals and the frequency associated with each combination. The required frequency is determined by the processor, chipset and clock synthesizer. All agents must operate at the same frequency. The Pentium 4 processor in the 478-pin package operates currently at a 400 MHz system bus frequency (100 MHz BCLK[1:0] frequency). For more information about these pins, including termination recommendations refer to Section 2.9 and the appropriate Platform Design Guide. | | COMP[1:0] | Analog | COMP[1:0] must be terminated on the system board using precision resistors. Refer to the appropriate Platform Design Guide for details on implementation. | Table 32. Signal Description (Sheet 3 of 8) | Name | Туре | | | C | escription | 1 | | |-----------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|------------|-------------------------------------------------------------|--| | | | D[63:0]# (Data) are the data signals. These signals provide a 64-bit data path between the processor system bus agents, and must connect the appropriate pins on all such agents. The data driver asserts DRDY# to indicate a valid data transfer. D[63:0]# are quad-pumped signals and will thus be driven four times in a common clock period. D[63:0]# are latched off the falling edge of both DSTBP[3:0]# and DSTBN[3:0]#. Each group of 16 data signals correspond to a pair of one DSTBP# and one DSTBN#. The following table shows the grouping of data signals to data strobes and DBI#. | | | | | | | | | Quad-Pumped S | Signal Gr | oups | | | | | D[63:0]# | Input/<br>Output | Data Group | DSTBN#/<br>DSTBP# | | DBI# | | | | | | D[15:0]# | 0 | | 0 | | | | | | D[31:16]# | 1 | | 1 | | | | | | D[47:32]# | 2 | | 2 | | | | | | D[63:48]# | 3 | | 3 | | | | | | Furthermore, the DBI# pins determine the polarity of the data signals. Each group of 16 data signals corresponds to one DBI# signal. When the DBI# signal is active, the corresponding data group is inverted and therefore sampled active high. | | | | | | | | | DBI[3:0]# are source synchronous and indicate the polarity of the D[63:0]# signals. The DBI[3:0]# signals are activated when the data on the data bus is inverted. The bus agent will invert the data bus signals if more than half the bit within the covered group, would change level in the next cycle. DBI[3:0] Assignment To Data Bus | | | | he data on the data bus is nals if more than half the bits, | | | DBI[3:0]# | Input/ | Bus Signal | | Data Bus | Signals | | | | | Output | DBI3# | | D[63 | :48]# | | | | | | DBI2# | | D[47 | :32]# | | | | | | DBI1# | | D[31 | :16]# | | | | | | DBI0# | | D[15 | 5:0]# | | | | DBR# | Output | DBR# is used only in processor systems where no debug port is implemented on the system board. DBR# is used by a debug port interposer so that an in-target probe can drive system reset. If a debug port is implemented in the system, DBR# is a no connect in the system. DBR# is not a processor signal. | | | | | | | DBSY# | Input/<br>Output | DBSY# (Data Bus Busy) is asserted by the agent responsible for driving data on the processor system bus to indicate that the data bus is in use. The data bus is released after DBSY# is deasserted. This signal must connect the appropriate pins on all processor system bus agents. | | | | | | | DEFER# | Input | DEFER# is asserted by an agent to indicate that a transaction cannot be guaranteed in-order completion. Assertion of DEFER# is normally the responsibility of the addressed memory or Input/Output agent. This signal must connect the appropriate pins of all processor system bus agents. | | | | | | | DP[3:0]# | Input/<br>Output | DP[3:0]# (Data parity) provide parity protection for the D[63:0]# signals. They are driven by the agent responsible for driving D[63:0]#, and must connect the appropriate pins of all Pentium 4 processor in the 478-pin package system bus agents. | | | | | | Table 32. Signal Description (Sheet 4 of 8) | Name | Туре | Description | | | | | | |-------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------|--|--|--| | DRDY# | Input/<br>Output | DRDY# (Data Ready) is asserted by the data driver on each data transfer, indicating valid data on the data bus. In a multi-common clock data transfer, DRDY# may be deasserted to insert idle clocks. This signal must connect the appropriate pins of all processor system bus agents. | | | | | | | | | Data strobe used to latch in D[63:0]#. | | | | | | | | | Signals | Associated Strobe | | | | | | DCTDN(2-01# | Input/ | D[15:0]#, DBI0# | DSTBN0# | | | | | | DSTBN[3:0]# | Output | D[31:16]#, DBI1# | DSTBN1# | | | | | | | | D[47:32]#, DBI2# | DSTBN2# | | | | | | | | D[63:48]#, DBI3# | DSTBN3# | | | | | | | | Data strobe used to latch ir | n D[63:0]#. | | | | | | | | Signals | Associated Strobe | | | | | | DCTDD[3.0]# | Input/ | D[15:0]#, DBI0# | DSTBP0# | | | | | | DSTBP[3:0]# | Output | D[31:16]#, DBI1# | DSTBP1# | | | | | | | | D[47:32]#, DBI2# | DSTBP2# | | | | | | | | D[63:48]#, DBI3# | DSTBP3# | | | | | | FERR# | Output | FERR# (Floating-point Error) is asserted when the processor detects an unmasked floating-point error. FERR# is similar to the ERROR# signal on the Intel 387 coprocessor, and is included for compatibility with systems using MS-DOS*-type floating-point error reporting. | | | | | | | GTLREF | Input | GTLREF determines the signal reference level for AGTL+ input pins. GTLREF should be set at $2/3 V_{cc}$ . GTLREF is used by the AGTL+ receivers to determine if a signal is a logical 0 or logical 1. Refer to the appropriate Platform Design Guide for more information. | | | | | | | HIT# | Input/<br>Output | HIT# (Snoop Hit) and HITM# (Hit Modified) convey transaction snoop operation results. Any system bus agent may assert both HIT# and HITM# together to | | | | | | | HITM# | Input/<br>Output | indicate that it requires a sr<br>HIT# and HITM# together. | noop stall, which can be o | continued by reasserting | | | | | IERR# | Output | IERR# (Internal Error) is asserted by a processor as the result of an internal error. Assertion of IERR# is usually accompanied by a SHUTDOWN transaction on the processor system bus. This transaction may optionally be converted to an external error signal (e.g., NMI) by system core logic. The processor will keep IERR# asserted until the assertion of RESET#, BINIT#, or INIT#. This signals does not have on-die termination. Refer to Section 2.5 for | | | | | | | | | termination requirements | | the processor to ignore a | | | | | IGNNE# | Input | IGNNE# (Ignore Numeric Error) is asserted to force the processor to ignore numeric error and continue to execute noncontrol floating-point instructions. IGNNE# is deasserted, the processor generates an exception on a noncontrol floating-point instruction if a previous floating-point instruction caused an err IGNNE# has no effect when the NE bit in control register 0 (CR0) is set. | | | | | | | | | IGNNE# is an asynchronous signal. However, to ensure recognition of the following an Input/Output write instruction, it must be valid along with the assertion of the corresponding Input/Output Write bus transaction. | | | | | | Table 32. Signal Description (Sheet 5 of 8) | Name | Туре | Description | |----------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | INIT# | Input | INIT# (Initialization), when asserted, resets integer registers inside the processor without affecting its internal caches or floating-point registers. The processor then begins execution at the power-on Reset vector configured during power-on configuration. The processor continues to handle snoop requests during INIT# assertion. INIT# is an asynchronous signal and must connect the appropriate pins of all processor system bus agents. | | | | If INIT# is sampled active on the active to inactive transition of RESET#, then the processor executes its Built-in Self-Test (BIST). | | ITPCLKOUT[1:0] | Output | The ITPCLKOUT[1:0] pins do not provide any output for the Pentium® 4 processor in the 478-pin package. Refer to Section 2.5 for additional details and termination requirements. | | ITP_CLK[1:0] | Input | ITP_CLK[1:0] are copies of BCLK that are used only in processor systems where no debug port is implemented on the system board. ITP_CLK[1:0] are used as BCLK[1:0] references for a debug port implemented on an interposer. If a debug port is implemented in the system, ITP_CLK[1:0] are no connects in the system. These are not processor signals. | | LINT[1:0] | Input | LINT[1:0] (Local APIC Interrupt) must connect the appropriate pins of all APIC Bus agents. When the APIC is disabled, the LINT0 signal becomes INTR, a maskable interrupt request signal, and LINT1 becomes NMI, a nonmaskable interrupt. INTR and NMI are backward compatible with the signals of those names on the Pentium processor. Both signals are asynchronous. Both of these signals must be software configured via BIOS programming of the | | | | APIC register space to be used either as NMI/INTR or LINT[1:0]. Because the APIC is enabled by default after Reset, operation of these pins as LINT[1:0] is the default configuration. | | LOCK# | Input/<br>Output | LOCK# indicates to the system that a transaction must occur atomically. This signal must connect the appropriate pins of all processor system bus agents. For a locked sequence of transactions, LOCK# is asserted from the beginning of the first transaction to the end of the last transaction. | | LOON | | When the priority agent asserts BPRI# to arbitrate for ownership of the processor system bus, it will wait until it observes LOCK# deasserted. This enables symmetric agents to retain ownership of the processor system bus throughout the bus locked operation and ensure the atomicity of lock. | | | | MCERR# (Machine Check Error) is asserted to indicate an unrecoverable error without a bus protocol violation. It may be driven by all processor system bus agents. | | | | MCERR# assertion conditions are configurable at a system level. Assertion options are defined by the following options: | | MCERR# | Input/ | Enabled or disabled. Asserted, if configured, for internal errors along with IERR#. | | WICENN# | Output | Asserted, if configured, for internal errors along with TERR#. Asserted, if configured, by the request initiator of a bus transaction | | | | after it observes an error. | | | | Asserted by any bus agent when it observes an error in a bus transaction. | | | | For more details regarding machine check architecture, please refer to the <i>IA-32 Software Developer's Manual, Volume 3: System Programming Guide.</i> | | PROCHOT# | Output | PROCHOT# will go active when the processor temperature monitoring sensor detects that the processor has reached its maximum safe operating temperature. This indicates that the processor Thermal Control Circuit has been activated, if enabled. See Section 7.3 for more details. | Table 32. Signal Description (Sheet 6 of 8) | Name | Туре | Description | |-----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PWRGOOD | Input | PWRGOOD (Power Good) is a processor input. The processor requires this signal to be a clean indication that the clocks and power supplies are stable and within their specifications. 'Clean' implies that the signal will remain low (capable of sinking leakage current), without glitches, from the time that the power supplies are turned on until they come within specification. The signal must then transition monotonically to a high state. Figure 12 illustrates the relationship of PWRGOOD to the RESET# signal. PWRGOOD can be driven inactive at any time, but clocks and power must again be stable before a subsequent rising edge of PWRGOOD. It must also meet the minimum pulse width specification in Table 16, and be followed by a 1 to 10 ms RESET# pulse. The PWRGOOD signal must be supplied to the processor; it is used to protect internal circuits against voltage sequencing issues. It should be driven high throughout boundary scan operation. | | REQ[4:0]# | Input/<br>Output | REQ[4:0]# (Request Command) must connect the appropriate pins of all processor system bus agents. They are asserted by the current bus owner to define the currently active transaction type. These signals are source synchronous to ADSTB0#. Refer to the AP[1:0]# signal description for a details on parity checking of these signals. | | RESET# | Input | Asserting the RESET# signal resets the processor to a known state and invalidates its internal caches without writing back any of their contents. For a power-on Reset, RESET# must stay active for at least one millisecond after Vcc and BCLK have reached their proper specifications. On observing active RESET#, all system bus agents will deassert their outputs within two clocks. RESET# must not be kept asserted for more than 10 ms while PWRGOOD is asserted. A number of bus signals are sampled at the active-to-inactive transition of RESET# for power-on configuration. These configuration options are described in the Section 7.1. This signal does not have on-die termination and must be terminated on the system board. | | RS[2:0]# | Input | RS[2:0]# (Response Status) are driven by the response agent (the agent responsible for completion of the current transaction), and must connect the appropriate pins of all processor system bus agents. | | RSP# | Input | RSP# (Response Parity) is driven by the response agent (the agent responsible for completion of the current transaction) during assertion of RS[2:0]#, the signals for which RSP# provides parity protection. It must connect to the appropriate pins of all processor system bus agents. A correct parity signal is high if an even number of covered signals are low and low if an odd number of covered signals are low. While RS[2:0]# = 000, RSP# is also high, since this indicates it is not being driven by any agent guaranteeing correct parity. | | SKTOCC# | Output | SKTOCC# (Socket Occupied) will be pulled to ground by the processor. System board designers may use this pin to determine if the processor is present. | | SLP# | Input | SLP# (Sleep), when asserted in Stop-Grant state, causes the processor to enter the Sleep state. During Sleep state, the processor stops providing internal clock signals to all units, leaving only the Phase-Locked Loop (PLL) still operating. Processors in this state will not recognize snoops or interrupts. The processor will recognize only assertion of the RESET# signal, deassertion of SLP#, and removal of the BCLK input while in Sleep state. If SLP# is deasserted, the processor exits Sleep state and returns to Stop-Grant state, restarting its internal clock signals to the bus and processor core units. If the BCLK input is stopped while in the Sleep state the processor will exit the Sleep state and transition to the Deep Sleep state. | Table 32. Signal Description (Sheet 7 of 8) | Name | Type | Description | |-----------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SMI# | Input | SMI# (System Management Interrupt) is asserted asynchronously by system logic. On accepting a System Management Interrupt, the processor saves the current state and enter System Management Mode (SMM). An SMI Acknowledge transaction is issued, and the processor begins program execution from the SMM handler. | | | | If SMI# is asserted during the deassertion of RESET# the processor will tristate its outputs. | | STPCLK# | Input | STPCLK# (Stop Clock), when asserted, causes the processor to enter a low power Stop-Grant state. The processor issues a Stop-Grant Acknowledge transaction, and stops providing internal clock signals to all processor core units except the system bus and APIC units. The processor continues to snoop bus transactions and service interrupts while in Stop-Grant state. When STPCLK# is deasserted, the processor restarts its internal clock to all units and resumes execution. The assertion of STPCLK# has no effect on the bus clock; STPCLK# is an asynchronous input. | | тск | Input | TCK (Test Clock) provides the clock input for the processor Test Bus (also known as the Test Access Port). | | TDI | Input | TDI (Test Data In) transfers serial test data into the processor. TDI provides the serial input needed for JTAG specification support. | | TDO | Output | TDO (Test Data Out) transfers serial test data out of the processor. TDO provides the serial output needed for JTAG specification support. | | TESTHI[12:8]<br>TESTHI[5:0] | Input | TESTHI[12:8] and TESTHI[5:0] must be connected to a $V_{\rm CC}$ power source through a resistor for proper processor operation. See Section 2.5 for more details. | | THERMDA | Other | Thermal Diode Anode. See Section 7.3.1. | | THERMDC | Other | Thermal Diode Cathode. See Section 7.3.1. | | THERMTRIP# | Output | Assertion of THERMTRIP# (Thermal Trip) indicates the processor junction temperature has reached a level beyond which permanent silicon damage may occur. Measurement of the temperature is accomplished through an internal thermal sensor which is configured to trip at approximately 135°C. Upon assertion of THERMTRIP#, the processor will shut off its internal clocks (thus halting program execution) in an attempt to reduce the processor junction temperature. To protect the processor, its core voltage (VCC) must be removed following the assertion of THERMTRIP#. See Figure 13 and Table 16 for the appropriate power down sequence and timing requirements. Once activated, THERMTRIP# remains latched until RESET# is asserted. While the assertion of the RESET# signal will de-assert THERMTRIP#, if the processor's junction temperature remains at or above the trip level, THERMTRIP# will again be asserted after RESET# is de-asserted. | | TMS | Input | TMS (Test Mode Select) is a JTAG specification support signal used by debug tools. | | TRDY# | Input | TRDY# (Target Ready) is asserted by the target to indicate that it is ready to receive a write or implicit writeback data transfer. TRDY# must connect the appropriate pins of all system bus agents. | | TRST# | Input | TRST# (Test Reset) resets the Test Access Port (TAP) logic. TRST# must be driven low during power on Reset. This can be done with a 680 $\Omega$ pull-down resistor. | | V <sub>CCA</sub> | Input | $V_{\text{CCA}}$ provides isolated power for the internal processor core PLLs. Refer to the appropriate Platform Design Guide for complete implementation details. | | V <sub>CCIOPLL</sub> | Input | $V_{\text{CCIOPLL}}$ provides isolated power for internal processor system bus PLLs. Follow the guidelines for $V_{\text{CCA}}$ , and refer to the appropriate Platform Design Guide for complete implementation details. | Table 32. Signal Description (Sheet 8 of 8) | Name | Type | Description | |----------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>CCSENSE</sub> | Output | $V_{\text{CCSENSE}}$ is an isolated low impedance connection to processor core power ( $V_{\text{CC}}$ ). It can be used to sense or measure power near the silicon with little noise. | | VCCVID | Input | There is no imput voltage requirement for VCCVID for designs intended to support only the Pentium 4 processor in the 478-pin package. Refer to the appropriate Platform Design Guide for more information. | | VID[4:0] | Output | VID[4:0] (Voltage ID) pins can be used to support automatic selection of power supply voltages (Vcc). These pins are not signals, but are either an open circuit or a short circuit to VSS on the processor. The combination of opens and shorts defines the voltage required by the processor. The VID pins are needed to cleanly support processor voltage specification variations. See Table 2 for definitions of these pins. The power supply must supply the voltage that is requested by these pins, or disable itself. | | V <sub>SSA</sub> | Input | V <sub>SSA</sub> is the isolated ground for internal PLLs. | | V <sub>SSSENSE</sub> | Output | $V_{\text{SSSENSE}}$ is an isolated low impedance connection to processor core $V_{\text{SS}}$ . It can be used to sense or measure ground near the silicon with little noise | # 6.0 Thermal Specifications and Design Considerations The Pentium 4 processor in the 478-pin package uses an integrated heat spreader (IHS) for heatsink attachment which is intended to provide for multiple types of thermal solutions. This section will provide data necessary for development of a thermal solution. See Figure 29 for an exploded view of an example Pentium 4 processor in the 478-pin package thermal solution. This is for illustration purposes. For further thermal solution design details, please refer to the Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines. **Note:** The processor is either shipped by itself or with a heatsink for boxed processors. See Chapter 8.0 for details on boxed processors. Figure 29. Example Intel® Pentium® 4 Processor in the 478-pin Package Thermal Solution (Not to Scale) # 6.1 Thermal Specifications Table 33 specifies the thermal design power dissipation envelope for Pentium 4 processor in the 478-pin package. Analysis indicates that real applications are unlikely to cause the processor to consume the maximum possible power consumption. Intel recommends that system thermal designs target the "Thermal Design Power" indicated in Table 33 instead of "Max Processor Power." The Thermal Monitor feature (refer to Section 7.3) is designed to help protect the processor from overheating while executing high power code that exceeds the recommendations in this table. For more details on the usage of this feature, refer to Section 7.3. To ensure maximum flexibility, systems should be designed to the Flexible Motherboard guidelines, even if a processor with a lower thermal dissipation is planned. In all cases the Thermal Monitor feature must be enabled for the processor to be in specification. Table 33 also lists the maximum and minimum processor temperature specifications for T<sub>CASE</sub>. A thermal solution must be designed to ensure the temperature of the processor does not exceed these specifications. Table 33. Pentium® 4 Processor in the 478-pin Package Thermal Design Power | Processor and<br>Core Frequency<br>(GHz) | Thermal Design<br>Power <sup>2</sup> (W) | Minimum<br>TCASE<br>(°C) | Maximum<br>Tcase<br>(°C) | Notes <sup>1</sup> | |------------------------------------------|------------------------------------------|--------------------------|--------------------------|--------------------| | 1.40 GHz | 55.3 | 5 | 72 | | | 1.50 GHz | 57.9 | 5 | 73 | 3 | | 1.60 GHz | 60.8 | 5 | 75 | | | 1.70 GHz | 63.5 | 5 | 76 | 3 | | 1.80 GHz | 66.1 | 5 | 77 | | | 1.90 GHz | 72.8 | 5 | 75 | | | 2 GHz | 75.3 | 5 | 76 | | #### NOTES: - These values are specified at V<sub>CC\_MAX</sub> for the processor. The processor should not be subjected to any static Vcc and Icc combination wherein Vcc exceeds V<sub>CC\_MAX</sub> for a given current. The numbers in this column reflect Intel's recommended design point and are not indicative of the maximum. - 2. The numbers in this column reflect Intel's recommended design point and are not indicative of the maximum power the processor can dissipate under worst conditions. For more details refer to the Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines. - 3. Some processors at this frequency have special specifications. These parts are distinguishable by their S-Spec number. Refer to the Supplement to the Intel(R) Pentium(R) 4 Processor Specification Update for the detailed specifications and for the specific S-Specs associated with these differing specifications. # 6.2 Thermal Analysis #### 6.2.1 Thermal Solution Performance Refer to the Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines. # **6.2.2** Measurements For Thermal Specifications ### **6.2.2.1** Processor Case Temperature Measurement The maximum and minimum case temperature ( $T_{CASE}$ ) for the Pentium 4 processor in the 478-pin package is specified in Table 33. This temperature specification is meant to ensure correct and reliable operation of the processor. Figure 30 illustrates where Intel recommends $T_{CASE}$ thermal measurements should be made. Figure 30. Guideline Locations for Case Temperature (T<sub>CASE</sub>) Thermocouple Placement # 7.0 Features # 7.1 Power-On Configuration Options Several configuration options can be configured by hardware. The Pentium 4 processor in the 478-pin package samples the hardware configuration at reset, on the active-to-inactive transition of RESET#. For specifications on these options, please refer to Table 34. The sampled information configures the processor for subsequent operation. These configuration options cannot be changed except by another reset. All resets reconfigure the processor; for reset purposes, the processor does not distinguish between a "warm" reset and a "power-on" reset. **Table 34. Power-On Configuration Option Pins** | Configuration Option | Pin <sup>1</sup> | |------------------------------------------------|------------------| | Output tristate | SMI# | | Execute BIST | INIT# | | In Order Queue pipelining (set IOQ depth to 1) | A7# | | Disable MCERR# observation | A9# | | Disable BINIT# observation | A10# | | APIC Cluster ID (0-3) | A[12:11]# | | Disable bus parking | A15# | | Symmetric agent arbitration ID | BR0# | #### NOTE: # 7.2 Clock Control and Low Power States The use of AutoHALT, Stop-Grant, Sleep, and Deep Sleep states is allowed in Pentium 4 processor in the 478-pin package based systems to reduce power consumption by stopping the clock to internal sections of the processor, depending on each particular state. See Figure 31 for a visual representation of the processor low power states. ### 7.2.1 Normal State—State 1 This is the normal operating state for the processor. ### 7.2.2 AutoHALT Powerdown State—State 2 AutoHALT is a low power state entered when the processor executes the HALT instruction. The processor will transition to the Normal state upon the occurrence of SMI#, BINIT#, INIT#, or LINT[1:0] (NMI, INTR). RESET# will cause the processor to immediately initialize itself. <sup>1.</sup> Asserting this signal during RESET# will select the corresponding option. The return from a System Management Interrupt (SMI) handler can be to either Normal Mode or the AutoHALT Power Down state. See the *Intel Architecture Software Developer's Manual, Volume III: System Programmer's Guide* for more information. The system can generate a STPCLK# while the processor is in the AutoHALT Power Down state. When the system deasserts the STPCLK# interrupt, the processor will return execution to the HALT state. While in AutoHALT Power Down state, the processor will process bus snoops. Figure 31. Stop Clock State Machine # 7.2.3 Stop-Grant State—State 3 When the STPCLK# pin is asserted, the Stop-Grant state of the processor is entered 20 bus clocks after the response phase of the processor-issued Stop Grant Acknowledge special bus cycle. Once the STPCLK# pin has been asserted, it may only be deasserted once the processor is in the Stop Grant state. Since the AGTL+ signal pins receive power from the system bus, these pins should not be driven (allowing the level to return to $V_{\rm CC}$ ) for minimum power drawn by the termination resistors in this state. In addition, all other input pins on the system bus should be driven to the inactive state. BINIT# will not be serviced while the processor is in Stop-Grant state. The event will be latched and can be serviced by software upon exit from the Stop Grant state. RESET# will cause the processor to immediately initialize itself, but the processor will stay in Stop-Grant state. A transition back to the Normal state will occur with the de-assertion of the STPCLK# signal. When re-entering the Stop Grant state from the Sleep state, STPCLK# should only be de-asserted one or more bus clocks after the de-assertion of SLP#. A transition to the HALT/Grant Snoop state will occur when the processor detects a snoop on the system bus (see Section 7.2.4). A transition to the Sleep state (see Section 7.2.5) will occur with the assertion of the SLP# signal. While in the Stop-Grant State, SMI#, INIT#, BINIT# and LINT[1:0] will be latched by the processor, and only serviced when the processor returns to the Normal State. Only one occurrence of each event will be recognized upon return to the Normal state. While in Stop-Grant state, the processor will process a system bus snoop. ### 7.2.4 HALT/Grant Snoop State—State 4 The processor will respond to snoop transactions on the system bus while in Stop-Grant state or in AutoHALT Power Down state. During a snoop transaction, the processor enters the HALT/Grant Snoop state. The processor will stay in this state until the snoop on the system bus has been serviced (whether by the processor or another agent on the system bus). After the snoop is serviced, the processor will return to the Stop-Grant state or AutoHALT Power Down state, as appropriate. ### 7.2.5 Sleep State—State 5 The Sleep state is a very low power state in which the processor maintains its context, maintains the phase-locked loop (PLL), and has stopped all internal clocks. The Sleep state can only be entered from Stop-Grant state. Once in the Stop-Grant state, the processor will enter the Sleep state upon the assertion of the SLP# signal. The SLP# pin should only be asserted when the processor is in the Stop Grant state. SLP# assertions while the processor is not in the Stop Grant state is out of specification and may result in unapproved operation. Snoop events that occur while in Sleep State or during a transition into or out of Sleep state will cause unpredictable behavior. In the Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions or assertions of signals (with the exception of SLP# or RESET#) are allowed on the system bus while the processor is in Sleep state. Any transition on an input signal before the processor has returned to Stop-Grant state will result in unpredictable behaviour. If RESET# is driven active while the processor is in the Sleep state, and held active as specified in the RESET# pin specification, then the processor will reset itself, ignoring the transition through Stop-Grant State. If RESET# is driven active while the processor is in the Sleep State, the SLP# and STPCLK# signals should be deasserted immediately after RESET# is asserted to ensure the processor correctly executes the Reset sequence. While in the Sleep state, the processor is capable of entering its lowest power state, the Deep Sleep state, by stopping the BCLK[1:0] inputs. (See Section 7.2.6). Once in the Sleep or Deep Sleep states, the SLP# pin must be de-asserted if another asynchronous system bus event needs to occur. The SLP# pin has a minimum assertion of one BCLK period. When the processor is in Sleep state, it will not respond to interrupts or snoop transactions. ### 7.2.6 Deep Sleep State—State 6 Deep Sleep state is the lowest power state the processor can enter while maintaining context. Deep Sleep state is entered by stopping the BCLK[1:0] inputs (after the Sleep state was entered from the assertion of the SLP# pin). The processor is in Deep Sleep state immediately after BLCK[1:0] is stopped. To provide maximum power conservation hold the BLCK0 input at $V_{OL}$ and the BCLK1 input at $V_{OH}$ during the Deep Sleep state. Stopping the BCLK input lowers the overall current consumption to leakage levels. To re-enter the Sleep state, the BLCK input must be restarted. A period of 1 ms (to allow for PLL stabilization) must occur before the processor can be considered to be in the Sleep State. Once in the Sleep state, the SLP# pin can be deasserted to re-enter the Stop-Grant state. While in Deep Sleep state, the processor is incapable of responding to snoop transactions or latching interrupt signals. No transitions or assertions of signals are allowed on the system bus while the processor is in Deep Sleep state. Any transition on an input signal before the processor has returned to Stop-Grant state will result in unpredictable behaviour. The processor has to stay in Deep Sleep mode for minimum of $25 \, \mu s$ . When the processor is in Deep Sleep state, it will not respond to interrupts or snoop transactions. ### 7.3 Thermal Monitor The Thermal Monitor feature found in the Pentium 4 processor in the 478-pin package allows system designers to design lower cost thermal solutions without compromising system integrity or reliability. By using a factory-tuned, precision on-die thermal sensor, and a fast acting thermal control circuit (TCC), the processor, without the aid of any additional software or hardware, can keep the processor's die temperature within factory specifications under nearly all conditions. Thermal Monitor thus allows the processor and system thermal solutions to be designed much closer to the power envelopes of real applications, instead of being designed to the much higher maximum processor power envelopes. Thermal Monitor controls the processor temperature by modulating the internal processor core clocks. The processor clocks are modulated when the TCC is activated. Thermal Monitor uses two modes to activate the TCC: Automatic mode and On-Demand mode. Automatic mode is required for the processor to operate within specifications and must first be enabled via BIOS. Once automatic mode is enabled, the TCC will activate only when the internal die temperature is very near the temperature limits of the processor. When TCC is enabled, and a high temperature situation exists (i.e., TCC is active), the clocks will be modulated by alternately turning the clocks off and on at a 50% duty cycle. Clocks will not be off for more than 3 µs when TCC is active. Cycle times are processor speed dependent and will decrease linearly as processor core frequencies increase. A small amount of hysteresis has been included to prevent rapid active/inactive transitions of the TCC when the processor temperature is near the trip point. Once the temperature has returned to a non-critical level, and the hysteresis timer has expired, modulation ceases and TCC goes inactive. Processor performance will be decrease by ~50% when the TCC is active (assuming a 50% duty cycle), however, with a properly designed and characterised thermal solution the TCC most likely will only be activated briefly when the system is near maximum temperature and during the most power intensive applications. For automatic mode, the 50% duty cycle is factory configured and cannot be modified. Also, automatic mode does not require any additional hardware, software drivers or interrupt handling routines. The TCC may also be activated via On-Demand mode. If bit 4 of the ACPI Thermal Monitor Control Register is written to a "1" the TCC will be activated immediately, independent of the processor temperature. When using On-Demand mode to activate the TCC, the duty cycle of the clock modulation is programmable via bits 3:1 of the same ACPI Thermal Monitor Control Register. In automatic mode, the duty cycle is fixed at 50% on, 50% off, however in On-Demand mode, the duty cycle can be programmed from 12.5% on/ 87.5% off, to 87.5% on/12.5% off in 12.5% increments. On-Demand mode may be used at the same time automatic mode is enabled, however, if the system tries to enable the TCC via On-Demand mode at the same time automatic mode is enabled AND a high temperature condition exists, the 50% duty cycle of the automatic mode will override the duty cycle selected by the On-Demand mode. An external signal, PROCHOT# (processor hot) is asserted at any time the TCC is active (either in automatic or On-Demand mode). Bus snooping and interrupt latching are also active while the TCC is active. The temperature at which the thermal control circuit activates is not user configurable and is not software visible. Besides the thermal sensor and thermal control circuit, the Thermal Monitor feature also includes one ACPI register, one performance counter register, three model specific registers (MSR), and one I/O pin (PROCHOT#). All are available to monitor and control the state of the Thermal Monitor feature. Thermal Monitor can be configured to generate an interrupt upon the assertion or de-assertion of PROCHOT# (i.e. upon the activation/deactivation of TCC). If automatic mode is disabled the processor will be operating out of specification and cannot be guaranteed to provide reliable results. Regardless of enabling of the automatic or On-Demand modes, in the event of a catastrophic cooling failure, the processor will automatically shut down when the silicon has reached a temperature of approximately 135 °C. At this point the system bus signal THERMTRIP# will go active and stay active until RESET# has been initiated. THERMTRIP# activation is independent of processor activity and does not generate any bus cycles. If THERMTRIP# is asserted, processor core voltage (Vcc) must be removed within the timeframe defined in Table 16. ### 7.3.1 Thermal Diode The Pentium 4 processor in the 478-pin package incorporates an on-die thermal diode. A thermal sensor located on the system board may monitor the die temperature of the Pentium 4 processor in the 478-pin package for thermal management/long term die temperature change purposes. Table 35 and Table 36 provide the diode parameter and interface specifications. This thermal diode is separate from the Thermal Monitor's thermal sensor and cannot be used to predict the behavior of the Thermal Monitor. ### **Table 35. Thermal Diode Parameters** | Symbol | Min | Тур | Max | Unit | Notes <sup>1</sup> | |---------------------------|--------|--------|--------|------|--------------------| | I <sub>forward bias</sub> | 5 | | 450 | uA | 2 | | n_ideality | 0.9933 | 1.0045 | 1.0368 | | 3, 4 | #### NOTES: - 1. Not 100% tested. Specified by design characterization. - 2. Intel does not support or recommend operation of the thermal diode under reverse bias. - 3. At room temperature with a forward bias of 630 mV. - 4. n\_ideality is the diode ideality factor parameter, as represented by the diode equation: $I=Io(e\ (Vd^*q)/(nkT)\ -\ 1)$ . #### **Table 36. Thermal Diode Interface** | Pin Name | Pin Number | Pin Description | |----------|------------|-----------------| | THERMDA | В3 | diode anode | | THERMDC | C4 | diode cathode | # 8.0 Boxed Processor Specifications # 8.1 Introduction The Pentium 4 processor in the 478-pin package will also be offered as an Intel boxed processor. Intel boxed processors are intended for system integrators who build systems from motherboards and standard components. The boxed Pentium 4 processor in the 478-pin package will be supplied with a cooling solution. This chapter documents motherboard and system requirements for the cooling solution that will be supplied with the boxed Pentium 4 processor in the 478-pin package. This chapter is particularly important for OEMs that manufacture motherboards for system integrators. Unless otherwise noted, all figures in this chapter are dimensioned in millimeters and inches [in brackets]. Figure 32 shows a mechanical representation of a boxed Pentium 4 processor in the 478-pin package. NOTE: Drawings in this section reflect only the specifications on the Intel boxed processor product. These dimensions should not be used as a generic keep-out zone for all cooling solutions. It is the system designer's responsibility to consider their proprietary cooling solution when designing to the required keep-out zone on their system platform and chassis. Refer to the *Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines* for further guidance. Contact your local Intel Sales Representative for this document. Figure 32. Mechanical Representation of the Boxed Intel<sup>®</sup> Pentium<sup>®</sup> 4 Processor in the 478-Pin Package **NOTE:** The airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. # 8.2 Mechanical Specifications # 8.2.1 Boxed Processor Cooling Solution Dimensions This section documents the mechanical specifications of the boxed Pentium 4 processor in the 478-pin package. The boxed processor will be shipped with an unattached fan heatsink. Figure 32 shows a mechanical representation of the boxed Pentium 4 processor in the 478-pin package. Clearance is required around the fan heatsink to ensure unimpeded airflow for proper cooling. The physical space requirements and dimensions for the boxed processor with assembled fan heatsink are shown in Figure 33 (Side Views), and Figure 34 (Top View). The airspace requirements for the boxed processor fan heatsink must also be incorporated into new motherboard and system designs. Airspace requirements are shown in Figure 37 and Figure 38. Note that some figures have centerlines shown (marked with alphabetic designations) to clarify relative dimensioning. Figure 33. Side View Space Requirements for the Boxed Processor Figure 34. Top View Space Requirements for the Boxed Processor # 8.2.2 Boxed Processor Fan Heatsink Weight The boxed processor fan heatsink will not weigh more than 450 grams. See Chapter 6.0 and the *Intel® Pentium® 4 Processor in the 478-pin Package Thermal Design Guidelines* for details on the processor weight and heatsink requirements. # 8.2.3 Boxed Processor Retention Mechanism and Heatsink Attach Clip Assembly The boxed processor thermal solution requires a processor retention mechanism and a heatsink attach clip assembly, to secure the processor and fan heatsink in the baseboard socket. The boxed processor will not ship with retention mechanisms but will ship with the heatsink attach clip assembly. Motherboards designed for use by system integrators should include the retention mechanism that supports the boxed Pentium 4 processor in the 478-pin package. Motherboard documentation should include appropriate retention mechanism installation instructions. **Note:** The processor retention mechanism based on the Intel reference design should be used, to ensure compatibility with the heatsink attach clip assembly and the boxed processor thermal solution. The heatsink attach clip assembly is latched to the retention tab features at each corner of the retention mechanism. # 8.3 Electrical Requirements # 8.3.1 Fan Heatsink Power Supply The boxed processor's fan heatsink requires a +12V power supply. A fan power cable will be shipped with the boxed processor to draw power from a power header on the motherboard. The power cable connector and pinout are shown in Figure 35. Motherboards must provide a matched power header to support the boxed processor. Table 37 contains specifications for the input and output signals at the fan heatsink connector. The fan heatsink outputs a SENSE signal, which is an open-collector output that pulses at a rate of two pulses per fan revolution. A motherboard pull-up resistor provides VOH to match the system board-mounted fan speed monitor requirements, if applicable. Use of the SENSE signal is optional. If the SENSE signal is not used, pin 3 of the connector should be tied to GND. The power header on the baseboard must be positioned to allow the fan heatsink power cable to reach it. The power header identification and location should be documented in the platform documentation, or on the system board itself. Figure 36 shows the location of the fan power connector relative to the processor socket. The motherboard power header should be positioned within 4.33 inches from the center of the processor socket. Figure 35. Boxed Processor Fan Heatsink Power Cable Connector Description Table 37. Fan Heatsink Power and Signal Specifications | Description | Min | Тур | Max | Unit | Notes | |--------------------------------|------|-----|------|---------------------------|-------| | +12V: 12 volt fan power supply | 10.2 | 12 | 13.8 | V | | | IC: Fan current draw | | | 740 | mA | | | SENSE: SENSE frequency | | 2 | | pulses per fan revolution | 1 | #### NOTE Figure 36. MotherBoard Power Header Placement Relative to Processor Socket # 8.4 Thermal Specifications This section describes the cooling requirements of the fan heatsink solution utilized by the boxed processor. <sup>1.</sup> Motherboard should pull this pin up to $V_{\mbox{\footnotesize CC}}$ with a resistor. ### 8.4.1 Boxed Processor Cooling Requirements The boxed processor may be directly cooled with a fan heatsink. However, meeting the processor's temperature specification is also function of the thermal design of the entire system, and ultimately the responsibility of the system integrator. The processor temperature specification is found in Chapter 6.0 of this document. The boxed processor fan heatsink is able to keep the processor temperature within the specifications (see Table 33) in chassis that provide good thermal management. For the boxed processor fan heatsink to operate properly, it is critical that the airflow provided to the fan heatsink is unimpeded. Airflow of the fan heatsink is into the center and out of the sides of the fan heatsink. Airspace is required around the fan to ensure that the airflow through the fan heatsink is not blocked. Blocking the airflow to the fan heatsink reduces the cooling efficiency and decreases fan life. Figure 37 and Figure 38 illustrate an acceptable airspace clearance for the fan heatsink. The air temperature entering the fan should be kept below 40°C. Again, meeting the processor's temperature specification is the responsibility of the system integrator. 78.72 [3.1] Figure 37. Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 1 view) Figure 38. Boxed Processor Fan Heatsink Airspace Keepout Requirements (side 2 view) # 8.4.2 Variable Speed Fan The boxed processor fan will operate at different speeds over a short range of internal chassis temperatures. This allows the processor fan to operate at a lower speed and noise level, while internal chassis temperatures are low. If internal chassis temperature increases beyond a lower set point, the fan speed will rise linearly with the internal temperature until the higher set point is reached. At that point, the fan speed is at its maximum. As fan speed increases, so does fan noise levels. Systems should be designed to provide adequate air around the boxed processor fan heatsink that remains below the lower set point. These set points, represented in Figure 39 and Table 38, can vary by a few degrees from fan heatsink to fan heatsink. The internal chassis temperature should be kept below 40 °C. Meeting the processor's temperature specification (see Chapter 6.0) is the responsibility of the system integrator. Figure 39. Boxed Processor Fan Heatsink Set Points **Table 38. Boxed Processor Fan Heatsink Set Points** | Boxed Processor Fan<br>Heatsink Set Point (°C) | Boxed Processor Fan Speed | Notes | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 33 | When the internal chassis temperature is below or equal to this set point, the fan operates at its lowest speed. Recommended maximum internal chassis temperature for nominal operating environment. | 1 | | 40 | When the internal chassis temperature is at this point, the fan operates between its lowest and highest speeds. Recommended maximum internal chassis temperature for worst-case operating environment. | | | 43 | When the internal chassis temperature is above or equal to this set point, the fan operates at its highest speed. | 1 | #### NOTE: 1. Set point variance is approximately $\pm 1^{\circ}\text{C}$ from fan heatsink to fan heatsink # 9.0 Debug Tools Specifications Please refer to the *ITP700 Debug Port Design Guide*, and the appropriate Platform Design Guide for information regarding debug tools specifications. # 9.1 Logic Analyzer Interface (LAI) Intel is working with two logic analyzer vendors to provide logic analyzer interfaces (LAIs) for use in debugging Pentium 4 processor in the 478-pin package systems. Tektronix\* and Agilent\* should be contacted to get specific information about their logic analyzer interfaces. The following information is general in nature. Specific information must be obtained from the logic analyzer vendor. Due to the complexity of Pentium 4 processor in the 478-pin package systems, the LAI is critical in providing the ability to probe and capture system bus signals. There are two sets of considerations to keep in mind when designing a Pentium 4 processor in the 478-pin package system that can make use of an LAI: mechanical and electrical. ### 9.1.1 Mechanical Considerations The LAI is installed between the processor socket and the Pentium 4 processor in the 478-pin package. The LAI pins plug into the socket, while the Pentium 4 processor in the 478-pin package pins plug into a socket on the LAI. Cabling that is part of the LAI egresses the system to allow an electrical connection between the Pentium 4 processor in the 478-pin package and a logic analyzer. The maximum volume occupied by the LAI, known as the keepout volume, as well as the cable egress restrictions, should be obtained from the logic analyzer vendor. System designers must make sure that the keepout volume remains unobstructed inside the system. Note that it is possible that the keepout volume reserved for the LAI may differ from the space normally occupied by the Pentium 4 processor in the 478-pin package heatsink. If this is the case, the logic analyzer vendor will provide a cooling solution as part of the LAI. ### 9.1.2 Electrical Considerations The LAI will also affect the electrical performance of the system bus; therefore, it is critical to obtain electrical load models from each of the logic analyzers to be able to run system level simulations to prove that their tool will work in the system. Contact the logic analyzer vendor for electrical specifications and load models for the LAI solution they provide. This page is intentionally left blank. | A | |-------------------------------------------| | A10#81 | | A15#81 | | A20M#16 | | definition of69 | | A7#81 | | A9#81 | | ADSTB# | | definition of | | ADS# | | definition of | | AGTL+ | | Alphabetical Signals Reference | | AP# | | definition of | | Asychronous | | Async GTL+ | | AutoHALT Powerdown State 81 | | AutoHALT Powerdown State | | defintion of | | definition of09 | | D. | | B | | BCLK12, 16, 26, 84 | | definition of69 | | BCLK Signal Integrity Waveform38 | | BCLK Signal Quality Specifications | | BCLK.See also System Bus Clock | | BINIT#81, 83 | | definition of70 | | BNR# | | definition of70 | | Boxed Processor Fan Heatsink Dimensions88 | | Fan Heatsink Weight | | Boxed Processor Requirements 90 | | BPM# | | definition of70 | | BPRI# | | definition of70 | | BRO# | | definition of70 | | BR#81 | | Bus Frequency | | Bus Voltage Definitions25 | | | | C | | _ | | Clock Control | | CMOS | | Common Clock AC Specifications | | COMP# | | definition of70 | | <del>00</del> 111111011 01/U | | | 34 | |------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | D | | | DBSY# | | | definition of | 71 | | DC Specifications | | | Debug Tools | | | Decoupling Guidelines | | | Deep Sleep | | | Deep Sleep State | | | DEFER# | | | definition of | | | Differential Clock Specifications | | | differential clocking | 12 | | DINV# | | | definition of | 71 | | DP# | | | definition of | 71 | | DRDY# | | | definition of | 72 | | DSTBN# | | | definition of | 72 | | DSTBP# | | | definition of | 72 | | D# | 7.1 | | definition of | 71 | | _ | | | $\mathbf{E}$ | | | Effective Series Resistance | | | end bus agents | 25 | | ESR.See Effective Series Resistance | | | | | | F | | | FERR# | | | 1 6 11 6 | 72 | | definition of | | | definition offrequency | 12 | | frequency | 12 | | frequency | 12 | | frequencyG | | | G Ground Pins | 11 | | G Ground Pins GTLREF | 11<br>11 | | Ground Pins | 11<br>11 | | G Ground Pins GTLREF | 11<br>11 | | Ground Pins | 11<br>11 | | Ground Pins | 11<br>11<br>72 | | Ground Pins | 11<br>11<br>72 | | Ground Pins | 11<br>72<br>81 | | GGGround Pins | 11<br>72<br>81 | | Ground Pins GTLREF definition of GTLREF.See also Voltage reference H HALT HALT/Grant Snoop State HALT/Grant Snoop state HITM# | 11<br>72<br>81<br>83 | | G Ground Pins GTLREF definition of GTLREF.See also Voltage reference H HALT HALT/Grant Snoop State HALT/Grant Snoop state HITM# definition of | 11<br>72<br>81<br>83 | | Ground Pins GTLREF definition of GTLREF.See also Voltage reference H HALT HALT/Grant Snoop State HALT/Grant Snoop state HITM# | 11<br>72<br>81<br>83<br>83 | # Intel® Pentium® 4 Processor in the 478-pin Package | I | Processor Connector | | |---------------------------------------|------------------------------------------|-----| | IERR# | Processor Dimensions | | | definition of72 | Processor Insertion Specifications | 51 | | IGNNE#16 | Processor Pin-Out Coordinates | 52 | | definition of72 | processor socket | | | IHS.See also Integrated heat spreader | Processor storage temperature | | | INIT# | processor supply voltage | 19 | | definition of | PROCHOT# | | | input buffers | definition of | 73 | | Integrated heat spreader8 | PWRGOOD | | | integrated heat spreader | definition of | 74 | | I/O buffer models | | | | To built inducis | R | | | <b>~</b> | | 2.5 | | $\mathbf{J}$ | reference voltage | 25 | | JTAG Signals AC Specifications29 | REQ# | | | | definition of | | | L | RESERVED pins | | | | Reset Condition AC Specifications | | | LINT | RESET# 8, 81, 8 | | | definition of | definition of | | | LOCK# | Retention mechanism | | | definition of | Ringback Specifications | 39 | | Low Power States81 | RSP# | | | | definition of | 74 | | M | RS# | | | Maximum Ratings19 | definition of | 74 | | MCERR# | | | | definition of73 | S | | | mPA478-Pin Socket | | 0.1 | | mPGA478 | Sleep | | | IIII GA476 | Sleep State | | | | SLP# | | | N | definition of | | | NMI8 | SMI# | | | Normal State81 | definition of | | | | snoop transaction | | | 0 | snoop transactions | 84 | | | Source Synchronous | | | Overshoot/Undershoot | Strobe Timings | | | Activity Factor | source synchronous | | | Guidelines41 | Source Synchronous AC Specifications | | | Magnitude42 | Stop Clock State Machine | | | Pulse Duration | Stop-Grant | | | Tolerance44 | Stop-Grant State | | | | Stop-Grant state | | | P | STPCLK# | | | Package Mechanical Specifications47 | definition of | | | phase-locked loop | System Bus11, | | | Pin Assignments | Reset and Configuration Timings | | | | System bus | 8 | | PLL.See phase-locked loop | System Bus AC Specifications | | | power distribution | System Bus Clock | | | | System Bus Signal Quality Specifications | | | Power-On Configuration | System Bus Specifications | | | Power-On Reset34 | • | | # Intel® Pentium® 4 Processor in the 478-pin Package | T | |----------------------------------| | TCK | | definition of75 | | TDI | | definition of75 | | TDO | | definition of75 | | Termination resistors25 | | TESTHI | | definition of75 | | Thermal Analysis79 | | Thermal Diode86 | | Parameters86 | | Thermal Monitor | | Thermal Power79 | | Thermal Solution | | Locations for Case Temperature80 | | thermal solution | | Thermal Specifications | | Measurements80 | | THERMDA | | definition of75 | | THERMDC | | definition of75 | | THERMTRIP# | | definition of75 | | TMS | | TRDY# definition of | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TRST# | | definition of 75 V 75 VCC 15 VccA 75 VccIOPLL 75 definition of 75 Vccsense 75 definition of 76 VID 12 | | V VCC | | VCC | | VCC | | VccA definition of | | definition of | | VccIOPLL definition of | | definition of 75 Vccsense definition of 76 VID 12 | | Vccsense definition of | | Vccsense definition of | | VID12 | | VID12 | | | | definition of | | VID.See also voltage identification | | Voltage Identification | | | | Voltage Regulator Module | | VRM.See Voltage Regulator Module | | VSS | | VssA | | definition of76 | | Vsssense | | definition of76 |