# Intel® Server Board S5500BC # Technical Product Specification Intel order number: E42249-009 **Revision 1.8** **June 2011** **Enterprise Platforms and Services Division – Marketing** # Revision History | Date | Revision<br>Number | Modifications | |----------------|--------------------|---------------------------------------------------------------------| | January 2009 | 1.0 | Initial Release. | | February, 2009 | 1.1 | Replaced RRL MIC Mark with RRL KCC Mark | | | | Removed lock step description from BIOS RAS | | April, 2009 | 1.2 | Updated Table "POST Error Beep Codes" according to BIOS EPS | | | | Added Chapter 5 – BIOS screen shots | | | | Updated Table "Diagnostic LED POST Code Decoder" | | | | Updated section 3.2.1~3.2.3 | | | | Updated Table "Integrated BMC Core Sensors" | | | | Removed "wake from S4" support from section 3.11 Wake-up Control | | May, 2009 | 1.3 | Modified Table "NIC Status LED" | | | | Modified description of "Serial Port Connectors" | | June, 2009 | 1.4 | Updated section 9.2 Baseboard Power Requirements. | | July, 2009 | 1.5 | Updated section 3.2.1 supported memory. | | November, 2009 | 1.6 | Corrected Post Code Diagnose LED color information. | | March 2010 | 1.7 | Added support for new board and Intel® Xeon® processors 5600 series | | June 2011 | 1.8 | Update section 10.3.6 RRL KCC(Korea) | ## Disclaimers Information in this document is provided in connection with Intel® products. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Intel's Terms and Conditions of Sale for such products, Intel assumes no liability whatsoever, and Intel disclaims any express or implied warranty, relating to sale and/or use of Intel products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright or other intellectual property right. Intel products are not intended for use in medical, life saving, or life sustaining applications. Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The Intel® Server Board S5500BC may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request. Intel Corporation server baseboards support peripheral components and contain a number of high-density VLSI and power delivery components that need adequate airflow to cool. Intel's own chassis are designed and tested to meet the intended thermal requirements of these components when the fully integrated system is used together. It is the responsibility of the system integrator that chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation can not be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits. Intel, Pentium, Itanium, and Xeon are trademarks or registered trademarks of Intel Corporation. \*Other brands and names may be claimed as the property of others. Copyright © Intel Corporation 2009-2010. ## **Table of Contents** | 1. | Introduc | ction | 1 | |----|----------|---------------------------------------------------------------|----| | 1 | .1 | Server Board Use Disclaimer | 1 | | 2. | Product | : Overview | 2 | | 2 | .1 | Feature Set | 2 | | 2 | .2 | Server Board Layout | 4 | | | 2.2.1 | Server Board Connector and Component Layout | 4 | | | 2.2.2 | Server Board Mechanical Drawing | 6 | | | 2.2.3 | Intel® Light-Guided Diagnostic LED Locations | 13 | | | 2.2.4 | External I/O Connector Locations | 14 | | 3. | Function | nal Architecture | 15 | | 3 | .1 | Processor Subsystem | 15 | | | 3.1.1 | Intel® QuickPath Interconnect (QPI) | 16 | | | 3.1.2 | Processor Population Rules | 17 | | | 3.1.3 | Multiple Processor Initialization | 19 | | | 3.1.4 | Turbo Mode | 20 | | | 3.1.5 | Intel® Hyper-Threading Technology (Intel® HT) | 20 | | | 3.1.6 | Enhanced Intel® SpeedStep® Technology (EIST) | 20 | | | 3.1.7 | Core Multi-Processing | 20 | | | 3.1.8 | Independent Loading Mechanism (ILM) Back Plate Design Support | 21 | | 3 | .2 | Memory Subsystem | 22 | | | 3.2.1 | Supported Memory | 22 | | | 3.2.2 | DIMM Population Requirements | 26 | | | 3.2.3 | Memory Upgrade Guidelines | 27 | | | 3.2.4 | Memory RAS Features | 28 | | | 3.2.5 | Channel Mirroring Mode | 29 | | | 3.2.6 | Demand and Patrol Scrub | 29 | | 3 | .3 | Intel® I/O Hub (IOH) 5500 chipset | 29 | | | 3.3.1 | PCI Express* Gen 2 | 30 | | | 3.3.2 | Enterprise South Bridge Interface (ESI) Features | 30 | | | 3.3.3 | Controller Link (M-Link) | 30 | | | 3.3.4 | Management Engine (ME) | 30 | | 3.3.5 | Intel® Virtualization Technology for Directed I/O (Intel® VT-d) (rev. 2) | 32 | |----------|--------------------------------------------------------------------------|----| | 3.4 | Intel® 82801Jx I/O Controller Hub (ICH10R) | 33 | | 3.4.1 | PCI and PCI Express* Interfaces | 33 | | 3.4.2 | Serial ATA II Interface | 33 | | 3.4.3 | Software RAID Support | 34 | | 3.4.4 | Low Pin Count Interface (LPC) | 34 | | 3.4.5 | Serial Bus (USB) Controller | 34 | | 3.4.6 | Serial Peripheral Interface (SPI) | 35 | | 3.4.7 | General Purpose Input/Output (GPIO) | 35 | | 3.4.8 | Enhanced Power Management | 35 | | 3.4.9 | System Management Interface | 35 | | 3.4.10 | Real Time Clock (RTC) | 35 | | 3.4.11 | Manageability | 36 | | 3.4.12 | Unsupported Intel® ICH10R Interfaces | 36 | | 3.5 | Network Interface Controller (NIC) | 36 | | 3.5.1 | Intel® 82574L GbE PCI-E Network Controller | 37 | | 3.5.2 | Intel® 82567 Gigabit Network Connection Physical Layer Transceiver (PHY) | 38 | | 3.5.3 | MAC Address Definition | 38 | | 3.6 | Integrated Baseboard Management Controller | 38 | | 3.6.1 | Integrated BMC Embedded LAN Channel | 41 | | 3.7 | Video Support | 42 | | 3.7.1 | Video modes | 42 | | 3.8 | Serial Ports | 42 | | 3.9 | Floppy Disk Controller | 42 | | 3.10 | Keyboard and Mouse Support | 43 | | 3.11 | Wake-up Control | 43 | | 3.12 | System Health Support | 43 | | . Platfo | rm Management | 44 | | 4.1 | Feature Support | 46 | | 4.1.1 | IPMI 2.0 Features | 46 | | 4.1.2 | Non-IPMI Features | 46 | | 4.2 | Advanced Management Feature Support | 47 | | 4.2.1 | Enabling Advanced Management Features | 47 | | 4.2.2 | Keyboard, Video, Mouse (KVM) Redirection | 48 | | 4.2.3 | Media Redirection | 48 | | 4.2.4 | Availability | 49 | |-----------|----------------------------------------------------------------|----| | 4.2.5 | Web Services for Management (WS-MAN) | 49 | | 4.2.6 | Lightweight Directory Authentication Protocol (LDAP) | 49 | | 4.2.7 | Embedded Web server | 49 | | 4.3 | Console Redirection | 50 | | 4.3.1 | Serial Configuration Settings | 50 | | 4.3.2 | SOL, EMP and Console Redirection Use Case Model | 50 | | 4.4 | Node Manager | 51 | | 4.4.1 | Overview | 51 | | 4.4.2 | Command Bridging | 51 | | 4.4.3 | External Communications Link | 52 | | 4.4.4 | Alerting | 52 | | 4.4.5 | System Information Passed to ME and POST Complete Notification | 52 | | 4.4.6 | ACPI Mode Notification | 53 | | 4.4.7 | Persistence Across Boots | 53 | | 4.5 | Power Management Bus (PMBUS) | 53 | | 5. BIOS S | Setup Utility | 54 | | 5.1 | Logo / Diagnostic Screen | 54 | | 5.2 | BIOS Boot Popup Menu | 54 | | 5.3 | BIOS Setup Utility | 54 | | 5.3.1 | Operation | 54 | | 5.3.2 | Server Platform Setup Utility Screens | 57 | | 5.4 | Loading BIOS Defaults | 88 | | 6. Conne | ctor / Header Locations and Pin-outs | 89 | | 6.1 | Board Connectors | 89 | | 6.2 | Power Connectors | 90 | | 6.3 | Riser Card Slot | 91 | | 6.4 | RMM3 Connector | 92 | | 6.5 | SSI Front Panel Connector | 93 | | 6.6 | I/O Connector Pin-out Definition | 93 | | 6.6.1 | VGA Connector | 93 | | 6.6.2 | SATA II Connectors | 94 | | 6.6.3 | Serial Port Connectors | 95 | | 6.6.4 | USB and GigE Connector | 95 | | 6.7 | Fan Headers | 97 | | | | | | 6.8 SGPIO | | SGPIO Header | 98 | |-----------|----------------------|---------------------------------------------------|-----| | 6 | .9 | Chassis Intrusion Header | 98 | | 6 | .10 | SMB Hot-Swap Backplane (HSBP) Header | 98 | | 6 | .11 | SATA RAID Key Header | 99 | | 6 | .12 | IPMB Header | 99 | | 7. | Jumper | r Block Settings | 100 | | 8. | Intel <sup>®</sup> L | ight-Guided Diagnostics | 102 | | 8 | .1 | 5-Volt Standby LED | 102 | | 8 | .2 | System ID and Status LED | 102 | | 8 | .3 | DIMM Fault LEDs | 103 | | 8 | .4 | Fan Fault LEDs | 104 | | 8 | .5 | Post Code Diagnostic LEDs | 104 | | 9. | Power a | and Environmental Specifications | 105 | | 9 | .1 | Intel® Server Board S5500BC Design Specifications | 105 | | 9 | .2 | Baseboard Power Requirements | 105 | | | 9.2.1 | Output Power / Currents | 107 | | | 9.2.2 | Power on loading | 107 | | | 9.2.3 | Grounding | 107 | | | 9.2.4 | Standby Outputs | 108 | | | 9.2.5 | Remote Sense | 108 | | | 9.2.6 | Fan Operation in Standby Mode | 108 | | | 9.2.7 | Voltage Regulation | 108 | | | 9.2.8 | Dynamic Loading | 109 | | | 9.2.9 | Capacitive Loading | 109 | | | 9.2.10 | Closed-Loop Stability | 109 | | | 9.2.11 | Common Mode Noise | 110 | | | 9.2.12 | Ripple / Noise | 110 | | | 9.2.13 | Soft Starting | 110 | | | 9.2.14 | Timing Requirements | 110 | | | 9.2.15 | Residual Voltage Immunity in Standby Mode | 112 | | | 9.2.16 | Protection Circuits | 113 | | | 9.2.17 | Current Limit (OCP) | 113 | | | 9.2.18 | Over Voltage Protection (OVP) | 113 | | | 9.2.19 | Over Temperature Protection (OTP) | 114 | | 10. | Regula | tory and Certification Information | 115 | | 10.1 | Product Regulatory Compliance | 115 | |------------|-------------------------------------------------------------------------------|-----| | 10.1.1 | Product Safety Compliance | 115 | | 10.1.2 | Product EMC Compliance – Class A Compliance | 116 | | 10.1.3 | Certifications / Registrations / Declarations | 116 | | 10.1.4 | Product Ecology Requirements | 116 | | 10.2 | Product Regulatory Compliance Markings | 118 | | 10.3 | Electromagnetic Compatibility Notices | 120 | | 10.3.1 | FCC Verification Statement (USA) | 120 | | 10.3.2 | ICES-003 (Canada) | 121 | | 10.3.3 | Europe (CE Declaration of Conformity) | 121 | | 10.3.4 | VCCI (Japan) | 121 | | 10.3.5 | BSMI (Taiwan) | 122 | | 10.3.6 | RRL (Korea) | 122 | | 10.3.7 | CNCA (CCC-China) | 122 | | Appendix A | ∖։ Integration and Usage Tips | 123 | | Appendix E | 3: Sensor Tables | 124 | | Appendix ( | C: POST Error Messages and Handling | 134 | | Appendix [ | D: POST Code Diagnostic LED Decoder | 139 | | Appendix E | E: Intel <sup>®</sup> Server System SR1630BC | 143 | | | : Supported Intel <sup>®</sup> Server Chassis SC5650 and Intel® Server System | | | | DP | | | Glossary | | 145 | | Reference | Documents | 148 | # **List of Figures** | Figure 1. Intel <sup>®</sup> Server Board S5500BC Picture | 4 | |-------------------------------------------------------------------------------------------------------------|------| | Figure 2. Intel <sup>®</sup> Server Board S5500BC Layout | 5 | | Figure 3. Key Connector and LED Indicator Identification | 6 | | Figure 4. Mounting Hole Location | 7 | | Figure 5. Major Connector Pin-1 Locations | 8 | | Figure 6. Intel <sup>®</sup> Server Board S5500BC Board Primary Side Keepouts | 9 | | Figure 7. Intel <sup>®</sup> Server Board S5500BC Board Primary Side Card-Side Keepout Zone | 10 | | Figure 8. Secondary Side Keepout Mounting Hole Keepout | 11 | | Figure 9. Secondary Side Keepout - CPU Socket and Rubber Pad Keepout | 12 | | Figure 10. Intel <sup>®</sup> Light-Guided Diagnostic LED Locations | 13 | | Figure 11. External I/O Layout | 14 | | Figure 12. Functional Block Diagram | 15 | | Figure 13. Intel <sup>®</sup> IOH 5500 Chipset with Intel <sup>®</sup> QuickPath Interconnect Block Diagram | 17 | | Figure 14. ILM Backplate and URS | 22 | | Figure 15. DIMM Organization | 26 | | Figure 16. Channel slots Configuration | 27 | | Figure 17. Integrated BMC Block Diagram | 41 | | Figure 18. SMBUS Block Diagram | 45 | | Figure 19. Setup Utility — Main Screen Display | 58 | | Figure 20. Setup Utility — Advanced Screen Display | 60 | | Figure 21. Setup Utility — Processor Configuration Screen Display | 61 | | Figure 22. Setup Utility — Memory Configuration Screen Display | 64 | | Figure 23. Setup Utility — Configure RAS and Performance Screen Display | 66 | | Figure 24. Setup Utility — Mass Storage Controller Configuration Screen Display | 67 | | Figure 25. Setup Utility — Serial Port Configuration Screen Display | 69 | | Figure 26. Setup Utility — USB Controller Configuration Screen Display | 70 | | Figure 27. Setup Utility — PCI Configuration Screen Display | 72 | | Figure 28. Setup Utility — System Acoustic and Performance Configuration Screen Display. | 73 | | Figure 29. Setup Utility — Security Configuration Screen Display | 74 | | Figure 30. Setup Utility — Server Management Configuration Screen Display | 76 | | Figure 31. Setup Utility — Console Redirection Screen Display | . 78 | | Figure 32. Setup Utility — Server Management System Information Screen Display | 79 | |--------------------------------------------------------------------------------|-----| | Figure 33. Setup Utility — Boot Options Screen Display | 80 | | Figure 34. Setup Utility — Add New Boot Option Screen Display | 82 | | Figure 35. Setup Utility — Delete Boot Option Screen Display | 82 | | Figure 36. Setup Utility — Hard Disk Order Screen Display | 83 | | Figure 37. Setup Utility — CDROM Order Screen Display | 83 | | Figure 38. Setup Utility — Floppy Order Screen Display | 84 | | Figure 39. Setup Utility — Network Device Order Screen Display | 85 | | Figure 40. Setup Utility — BEV Device Order Screen Display | 85 | | Figure 41. Setup Utility — Boot Manager Screen Display | 86 | | Figure 42. Setup Utility — Error Manager Screen Display | 86 | | Figure 43. Setup Utility — Exit Screen Display | 87 | | Figure 44. Jumper Blocks | 100 | | Figure 45. Power Distribution Block Diagram | 106 | | Figure 46. Output Voltage Timing | 111 | | Figure 47. Turn On/Off Timing (Power Supply Signals) | 112 | | Figure 48. Diagnostic LED Placement Diagram | 139 | | Figure 49. 1U Intel® Server System SR1630BC Overview | 143 | | Figure 50. 5U Intel® Entry Server Chassis SC5650 Overview | 144 | ## **List of Tables** | Table 1: Feature Description | 2 | |--------------------------------------------------------------------------------------------------------------------------|----| | Table 2. Board Layout reference | 5 | | Table 3. Intel <sup>®</sup> Light-Guided Diagnostic LED reference | 13 | | Table 4. External I/O Layout Reference | 14 | | Table 5. Intel <sup>®</sup> Xeon <sup>®</sup> Processor 5500 Series Feature Set Overview | 16 | | Table 6. Mixed Processor Configurations | 18 | | Table 7. Supported DDR3 Memory | 23 | | Table 8. Memory Operating Frequency Determination for Intel® processor 5500 series | 24 | | Table 9. Memory Operating Frequency Determination for Intel® processor 5600 series and Memory Modules | | | Table 10. Memory Operating Frequency Determination for Intel® processor 5600 series and Low Voltage 1.35V Memory Modules | | | Table 11. Intel <sup>®</sup> IOH 5500 Chipset Features | 29 | | Table 12. NIC Status LED | 37 | | Table 13. Video Modes | 42 | | Table 14. BIOS Setup Page Layout | 55 | | Table 15. BIOS Setup: Keyboard Command Bar | 56 | | Table 16. Setup Utility — Main Screen Fields | 58 | | Table 17. Setup Utility — Advanced Screen Display Fields | 60 | | Table 18. Setup Utility — Processor Configuration Screen Fields | 61 | | Table 19. Setup Utility — Memory Configuration Screen Fields | 64 | | Table 20. Setup Utility — Configure RAS and Performance Screen Fields | 66 | | Table 21. Setup Utility — Mass Storage Controller Configuration Screen Fields | 67 | | Table 22. Setup Utility — Serial Ports Configuration Screen Fields | 69 | | Table 23. Setup Utility — USB Controller Configuration Screen Fields | 70 | | Table 24. Setup Utility — PCI Configuration Screen Fields | 72 | | Table 25. Setup Utility - System Acoustic and Performance Configuration Screen Fields | 73 | | Table 26. Setup Utility — Security Configuration Screen Fields | 74 | | Table 27. Setup Utility — Server Management Configuration Screen Fields | 76 | | Table 28. Setup Utility — Console Redirection Configuration Fields | 78 | | Table 29. Setup Utility — Server Management System Information Fields | 79 | | Table 30. Setup Utility — Boot Options Screen Fields | 80 | | Table 31. Setup Utility — Add New Boot Option Fields | 82 | |---------------------------------------------------------------------------|-----| | Table 32. Setup Utility — Delete Boot Option Fields | 83 | | Table 33. Setup Utility — Hard Disk Order Fields | 83 | | Table 34. Setup Utility — CDROM Order Fields | 84 | | Table 35. Setup Utility — Floppy Order Fields | 84 | | Table 36. Setup Utility — Network Device Order Fields | 85 | | Table 37. Setup Utility — BEV Device Order Fields | 85 | | Table 38. Setup Utility — Boot Manager Screen Fields | 86 | | Table 39. Setup Utility — Error Manager Screen Fields | 86 | | Table 40. Setup Utility — Exit Screen Fields | 87 | | Table 41. Board Connector Matrix | 89 | | Table 42. EPS12V 2x12 Connector (J9B3) | 90 | | Table 43. EPS12V 2x4 Connector (J7K1) | 90 | | Table 44. EPS12V 1x5 Connector (J9E1) | 91 | | Table 45. Low-profile PCI Riser Card Pin-out (J3C1) | 91 | | Table 46. RMM3 Connector Pin-out (J3C1) | 92 | | Table 47. Front Panel SSI Standard 24-pin Connector Pin-out (J9E2) | 93 | | Table 48. VGA Connector Pin-out (J7A1) | 94 | | Table 49. SATA Connector Pin-out (J1B4, J1B3, J1A2, J1B1, J1B2, and J2B1) | 94 | | Table 50. 9-pin External Serial A Port Header Pin-out (J8A1) | 95 | | Table 51. Internal Serial B Port Header Pin-out (J9A1) | 95 | | Table 52. External USB and GbE connector Pin-out (J5A1, J6A1) | 96 | | Table 53. Internal USB Header Pin-out (J1A3, J2A2) | 96 | | Table 54. CPU and System Fan Connector Pin-out | 97 | | Table 55. SGPIO connector Pin-out (J1C1) | 98 | | Table 56. Chassis Intrusion connector Pin-out (J8B3) | 98 | | Table 57. SMB HSBP connector Pin-out (J9B1) | 98 | | Table 58. SATA connector Pin-out (J7B1) | 99 | | Table 59. IPMB Connector Pin-out (J8B1) | 99 | | Table 60. Jumper Block Matrix | 101 | | Table 61. System Status LED Indicator States | 103 | | Table 62. DIMM LEDs Indicator States | 104 | | Table 63. Fan LED Indicator States | 104 | | Table 64. Server Board Design Specifications | 105 | | Table 65. 400W Load Ratings | 107 | | Table 66. | Power on loading range | 107 | |-----------|--------------------------------------|-----| | Table 67. | Voltage Regulation Limits | 109 | | Table 68. | Transient Load Requirements | 109 | | Table 69. | Capacitive Loading Conditions | 109 | | Table 70. | Ripple and Noise | 110 | | Table 71. | Output Voltage Timing | 111 | | Table 72. | Turn On/Off Timing | 111 | | Table 73. | Over Current Protection (OCP) | 113 | | Table 74. | Over Voltage Protection (OVP) Limits | 113 | | Table 75. | Regulatory Compliance Markings | 118 | | Table 76. | Integrated BMC Core Sensors | 126 | | Table 77. | SEL Format for POST Error Messages | 134 | | Table 78. | POST Error Messages and Handling | 135 | | Table 79. | POST Error Beep Codes | 138 | | Table 80. | POST Progress Code LED Example | 139 | | Table 81 | Diagnostic LED POST Code Decoder | 140 | < This page intentionally left blank. > ## 1. Introduction This Technical Product Specification (TPS) provides board-specific information about the features, functionality, and high-level architecture of the Intel® Server Board S5500BC. The Intel® Server Board S5500BC may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Refer to the *Intel® Server Board S5500BC Specification Update* for published errata. #### 1.1 Server Board Use Disclaimer Intel® Server Boards support add-in peripherals and contain high-density VLSI and power delivery components that need adequate airflow to cool. Intel ensures through its own chassis development and testing that when Intel server building blocks are used together, the fully integrated system will meet the intended thermal requirements of these components. It is the responsibility of the system integrator who chooses not to use Intel developed server building blocks to consult vendor datasheets and operating parameters to determine the amount of air flow required for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside any of their published operating or non-operating limits. ## 2. Product Overview The Intel® Server Board S5500BC are monolithic printed circuit board (PCB) that supports the high-density 1U rack-mount server and 5U pedestal server market. #### 2.1 Feature Set **Table 1: Feature Description** | Feature | Description | | |-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Processors | LGA 1366 sockets supporting up to two Intel <sup>®</sup> Xeon <sup>®</sup> processor 5500 series and 5600 series with Intel <sup>®</sup> QuickPath Interconnect (QPI) and Integrated Memory controllers. | | | Memory | Eight DDR3 DIMM slots supporting DDR3 800/1066/1333 MT/s ECC Registered DIMM and ECC unbuffered DIMM. Four slots support CPU_1 and four slots support CPU_2. | | | | <b>Note</b> : Mixed memory is not tested or supported. Non-ECC memory is not tested and is not recommended for use in a server environment | | | Chipset | ■ Intel <sup>®</sup> I/O Hub (IOH) 5500 chipset | | | - · · · · · · · · · · · · · · · · · · · | <ul> <li>Intel<sup>®</sup> 82801Jx I/O Controller Hub 10 Raid (ICH10R)</li> </ul> | | | | <ul> <li>ServerEngines* LLC Pilot II BMC controller (Integrated BMC)</li> </ul> | | | Onboard Connectors / | Eight 240-Pin DDR3 DIMM connectors | | | Headers | ■ Three PCI Express* Gen2 x8 connectors | | | | <ul> <li>One PCI Express* Gen1 x4 connector</li> </ul> | | | | <ul> <li>One 5-V PCI 32-bit/33MHz connector</li> </ul> | | | | <ul> <li>Two stacked RJ-45 connectors with Magnetics and LEDs and two USB combo<br/>connectors</li> </ul> | | | | <ul> <li>One external Serial Port Header (9 pin)</li> </ul> | | | | <ul> <li>Two internal USB 2x5 pin headers, each supports two USB 2.0 ports</li> </ul> | | | | <ul> <li>One 24-pin main power connector</li> </ul> | | | | <ul> <li>One 8-pin CPU power connector</li> </ul> | | | | <ul> <li>One 5-pin auxiliary power connector</li> </ul> | | | | <ul> <li>One DB-15 VGA connector</li> </ul> | | | | <ul> <li>One DB-9 serial port connector</li> </ul> | | | | Six 7-pin SATA II connectors | | | | <ul> <li>One 4-pin SGPIO connector</li> </ul> | | | | Five 4-pin, 0.10" pitch fan headers | | | | One 24-pin Front Panel connector | | | | <ul> <li>One 2-pin Chassis Intrusion header</li> </ul> | | | | <ul> <li>One Intel<sup>®</sup> Remote Management Module 3 (RMM3) connector</li> </ul> | | | Feature | Description | | | | | | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Add-in PCI, PCI Express* Cards | <ul> <li>Slot6: PCI Express* Gen2 x8 connector with X8 link width that supports half-length<br/>(6.6 inches) adapter (support Riser card)</li> </ul> | | | | | | | | ■ Slot7: PCI Express* Gen2 x8 connector with x8 link width that supports half-length (6.6 inches) adapter | | | | | | | | <ul> <li>Slot5: PCI Express* Gen2 x8 connector with x4 link width that supports half-length<br/>(6.6 inches) adapter</li> </ul> | | | | | | | | <ul> <li>Slot3: PCI Express* x4 connector with x4 link width that supports half-length (6.6 inches) adapter</li> </ul> | | | | | | | | ■ Slot4: 5-V PCI 32 bit / 33 MHz connector that supports half-length (6.6 inches) adapter | | | | | | | Onboard Video | Onboard ServerEngines* LLC Pilot II BMC controller | | | | | | | | ■ Integrated 2D video controller | | | | | | | | ■ 64 MB DDR2 667 MHz memory | | | | | | | Onboard Hard Drive<br>Controller | Support up to six Serial ATA II hard drives through six onboard SATA II connectors | | | | | | | LAN | ■ Two 10/100/1000 NICs | | | | | | | LAIV | <ul> <li>One 82574LGbE PCI Express* Network Controller connects to the Gen2 x1 interface on the Intel® IOH 5500 chipset.</li> </ul> | | | | | | | | <ul> <li>One 82567 Gigabit Network Connection that connects to the Gigabit LAN Connect<br/>Interface / LAN Connect Interface on the Intel® ICH10R.</li> </ul> | | | | | | | | <ul> <li>Two 10/100/1000 Base-TX Interfaces through RJ-45 connectors with integrated<br/>magnetics.</li> </ul> | | | | | | | | ■ Link and Speed LEDs on the RJ-45 Connector. | | | | | | | Fans | Five 4-pin fan headers supporting two processor fans and three system fans | | | | | | | USB | Four USB 2.0 Ports connected to the Server Rear Panel | | | | | | | | Four USB 2.0 Ports connected to Headers on the motherboard | | | | | | | | One USB 1.1 Port connected to the Integrated BMC for KB/MS function | | | | | | | | One USB 2.0 Port connected to the Integrated BMC for remote storage function | | | | | | | Power Supply | One main power connector | | | | | | | . оно. очрр., | Onboard Power generation | | | | | | | | <ul> <li>VRD 11.1 processor Core Voltage</li> </ul> | | | | | | | | 1.2 V Regulator for Processor VTT | | | | | | | | 1.1 V Regulator for IOH Core and I/O | | | | | | | | 1.05 V Regulator for Intel® ICH10R Core | | | | | | | | 1.5 V Regulator for the Intel <sup>®</sup> ICH10R | | | | | | | | 1.5 V for DDR3 and 0.75V for DDR3 Termination | | | | | | | | 3.3 V SB Voltage regulator | | | | | | | | <ul> <li>1.8 V AUX, 1.2V AUX, and 0.9V AUX for the Integrated BMC and the DDR2 memory in it</li> </ul> | | | | | | | System Management | Processor on die temperature monitoring from the PECI interface | | | | | | | Cystem Management | Board temperature measurement | | | | | | | | Fan speed monitoring and control | | | | | | | | Voltage monitoring | | | | | | | | ■ IPMI-based server management | | | | | | | | 24504 GOLVOL Management | | | | | | ## 2.2 Server Board Layout Figure 1. Intel<sup>®</sup> Server Board S5500BC Picture #### 2.2.1 Server Board Connector and Component Layout Figure 2 shows the board layout of the server board. Each connector and major component is identified by a number or letter, and a description is below the figure. Figure 2. Intel® Server Board S5500BC Layout **Table 2. Board Layout reference** | | Description | | Description | |---|-------------------------------------------------|---|----------------------------------| | Α | SATA 3 | В | Internal dual port USB2.0 header | | С | SATA 5 | D | SATA 4 | | Е | Slot 3, PCI Express* x4 | F | Slot 4, PCI 32 bit/33 MHz | | G | Intel® RMM3 slot | Н | Slot 5, PCI Express* x8 | | I | Slot 6, PCI Express* x8 (Riser card) | J | Slot 7, PCI Express* x8 | | K | Back panel I/O ports | L | Diagnostic LEDs | | М | Status LED | N | ID LED | | 0 | External Serial B header | Р | SATA Key | | Q | System fan 3 header | R | Main power connector | | S | DIMM sockets for Channel A & B (Supports CPU_1) | Т | Power Supply Auxiliary Connector | | U | SSI 24-pin Front Panel connector | V | System fan 2 header | | W | CPU_1 fan header | Χ | CPU Power Connector | | Υ | CPU_1 Socket | Z | Intel® IOH 5500 chipset | | | Description | | Description | |----|---------------------|----|----------------------------------------------------| | AA | CPU Socket 2 | BB | CPU 2 fan header | | CC | System fan 1 header | DD | DIMM sockets for Channels D and E (Supports CPU_2) | | EE | SATA SGPIO | FF | SATA 0 | | GG | SATA 1 | НН | SATA 2 | ### 2.2.2 Server Board Mechanical Drawing Figure 3. Key Connector and LED Indicator Identification Figure 4. Mounting Hole Location Figure 5. Major Connector Pin-1 Locations Figure 6. Intel<sup>®</sup> Server Board S5500BC Board Primary Side Keepouts Figure 7. Intel<sup>®</sup> Server Board S5500BC Board Primary Side Card-Side Keepout Zone Figure 8. Secondary Side Keepout -- Mounting Hole Keepout Figure 9. Secondary Side Keepout - CPU Socket and Rubber Pad Keepout ## 2.2.3 Intel<sup>®</sup> Light-Guided Diagnostic LED Locations Figure 10. Intel<sup>®</sup> Light-Guided Diagnostic LED Locations Table 3. Intel<sup>®</sup> Light-Guided Diagnostic LED reference | | Description | | Description | |---|---------------------------|---|------------------------| | Α | Post-Code Diagnostic LEDs | В | Status LED | | С | System ID LED | D | HDD LED | | Е | System Fan 3 Fault LED | F | 5 VSB LED | | G | DIMM Fault LED | Н | System Fan 2 Fault LED | | I | CPU 1 Fan Fault LED | J | CPU 2 Fan Fault LED | | K | System Fan 1 Fault LED | L | DIMM Fault LED | #### 2.2.4 External I/O Connector Locations Figure 11. External I/O Layout Table 4. External I/O Layout Reference | | Description | | Description | |---|---------------|---|---------------------------------| | Α | Serial Port A | В | Video | | С | USB Port 6-7 | D | USB Port 8-9 | | E | NIC Port 1 | F | NIC Port 2<br>(management port) | ### 3. Functional Architecture The architecture and design of the Intel® Server Board S5500BC is based on the Intel® 5500 chipset and the Intel® Xeon® processor 5500 series and 5600 series. This chapter provides a high-level description of the functionality associated with each chipset component and architectural blocks that make up this server board. Figure 12. Functional Block Diagram ## 3.1 Processor Subsystem The Intel® Xeon® processor 5500 series and 5600 series is the first generation server/workstation multi-core processor to implement the following key technologies: - Integrated Memory Controller - Point-to-point link interface based on Intel<sup>®</sup> QuickPath Interconnect (QPI)—formerly known as Common System Interface. The processor is optimized for performance with the power efficiencies of a low-power micro architecture to produce smaller, quieter systems. Feature Cache Sizes Instruction Cache = 32 KB Data Cache = 32 KB 8 MB shared among cores (up to 4) Two full-width Intel® QuickPath Interconnect links, up to 6.4 GT/s in each direction. Multi-Core Support Dual Processor Support Up to two processors per platform. Package Intel® Xeon® Processor 5500 Series and 5600 Series Instruction Cache = 32 KB B MB shared among cores (up to 4) Two full-width Intel® QuickPath Interconnect links, up to 6.4 GT/s in each direction. Up to four cores per processor. Table 5. Intel® Xeon® Processor 5500 Series Feature Set Overview The Intel® Server Board S5500BC supports Intel® Xeon® processor 5500 series and 5600 series with 95 Watt Thermal Design Power (TDP) or less and with a maximum data transfer rate of 6.4 GT/s. #### 3.1.1 Intel® QuickPath Interconnect (QPI) Intel® QuickPath Interconnect (QPI) is a cache-coherent, link-based interconnect specification developed by Intel to connect processor, chipset and I/O bridge components. The Intel® IOH 5500 chipset is the first dual-processor server/workstation platform to implement Intel® QuickPath Interconnect links. Figure 13 provides a platform overview of the Intel® IOH 5500 chipset with Intel® QuickPath Interconnect implementation. The Intel® IOH 5500 chipset supports up to two processor sockets, with up to four cores per socket. With Intel® QuickPath Interconnect, caching agents are responsible for participating in the cache coherence protocol, and home agents are responsible for managing access to the memory regions they control. Since the Intel® Xeon® processor 5500 series contains an integrated memory controller, the home agents and caching agents reside within the processor sockets. The Intel® QuickPath Interconnect link blocks include the Intel® QuickPath Interconnect Physical through Protocol layers, which are implemented in hardware. No special software or drivers are required, other than firmware to initialize the Intel® QuickPath Interconnect links and load routing information. Each the Intel® Xeon® processor 5500 series and 5600 series is connected to the other processor and the Intel® I/O Hub (IOH) chipset through dedicated Intel® QuickPath Interconnect links. Each Intel® QuickPath Interconnect link is a serial point-to-point connection with 20 lanes per link under full width operation. These links are the only mode of data exchange between the processors and Intel® IOH chipset. There are no sideband signals. The Intel® QuickPath Interconnect communication fabric is glueless and does not require special hardware to interface to the processors to maintain cache coherency. Figure 13. Intel<sup>®</sup> IOH 5500 Chipset with Intel<sup>®</sup> QuickPath Interconnect Block Diagram #### 3.1.2 Processor Population Rules When using a single processor configuration, you must install the processor into the processor socket labeled CPU\_1. A terminator is not required in the second processor socket when a single processor is used. When two processors are installed, the following population rules apply: - Both processors must be from the same processor family. - Both processors must have the same Intel<sup>®</sup> QuickPath Interconnect speed. - Both processors must have the same cache size. - You can mix processors with different speeds in a system, given the prior rules are met. If this condition is detected, all processor speeds are set to the lowest common denominator (highest common speed) and an error is reported. - You can mix processor stepping within a common processor family as long as it is listed in the processor specification updates published by Intel Corporation. The following table describes mixed processor conditions and recommended actions for all Intel® server boards and systems that use the Intel® IOH chipset. Errors fall into one of two categories: - Fatal: If the system can boot, it goes directly to the error manager, regardless of the "Post Error Pause" set-up option. - Major: If the "Post Error Pause" set-up option is enabled, the system goes directly to the error manager; otherwise, the system continues to boot and no prompt is given for the error. The error is logged to the error manager. **Table 6. Mixed Processor Configurations** | Error | Severity | System Action | | | |-------------------------------------------|----------|---------------------------------------------------------------------------------------------|--|--| | Processor family not Identical | Fatal | The BIOS detects the error condition and responds as follows: | | | | | | Logs the error into the system event log (SEL). | | | | | | Alerts the BMC of the configuration error with an IPMI command. | | | | | | Does not disable the processor. | | | | | | Displays "0194: Processor family mismatch detected" message in the error manager. | | | | | | 5. Halts the system. | | | | Processor cache not identical | Fatal | The BIOS detects the error condition and responds as follows: | | | | | | Logs the error into the SEL. | | | | | | Alerts the BMC of the configuration error with an IPMI command. | | | | | | Does not disable the processor. | | | | | | Displays "0192: Cache size mismatch detected" message in the error manager. | | | | | | 5. Halts the system. | | | | Processor frequency (speed) not identical | Major | The BIOS detects the error condition and responds as follows: | | | | | | Adjusts all processor frequencies to lowest common denominator. | | | | | | Continues to boot the system successfully. | | | | | | If the frequencies for all processors cannot all be adjusted to be the same, then the BIOS: | | | | | | Logs the error into the SEL. | | | | | | Displays "0197: Processor speeds mismatched" message in the error manager. | | | | | | Halts the system. | | | | Error | Severity | System Action | | | |--------------------------------------------|----------|-------------------------------------------------------------------------------------------------|--|--| | Processor microcode missing | Fatal | The BIOS detects the error condition and responds as follows: | | | | | | Logs the error into the SEL. | | | | | | Alerts the BMC of the configuration error with an IPMI command. | | | | | | <ol><li>Does not disable the processor.</li></ol> | | | | | | Displays "816x: Processor 0x unable to apply microcode update" message in the error manager. | | | | | | <ol><li>Pauses the system for user intervention.</li></ol> | | | | Processor Intel®<br>QuickPath Interconnect | Fatal | The BIOS detects the error condition and responds as follows: | | | | speeds not identical | | Logs the error into the system event log (SEL). | | | | | | Alerts the BMC of the configuration error with an IPMI command. | | | | | | Does not disable processor. | | | | | | Displays "0195: Processor Front Side Bus speed mismatch detected" message in the error manager. | | | | | | 5. Halts the system. | | | #### 3.1.3 Multiple Processor Initialization Intel<sup>®</sup> IA-32 processors have a microcode-based bootstrap processor (BSP) arbitration protocol. The BSP starts executing from the reset vector (F000:FFF0h). A processor that does not perform the role of BSP is referred to as an application processor (AP). The Intel® Server Board S5500BC is a dual-socket server platform based on Intel® QuickPath Interconnect replacing Front Side Bus architecture. At reset, one BSP per processor socket is selected. However, the BIOS POST Power On Self Test (POST) code requires only one processor for execution. This requires the BIOS to elect a single system BSP using registers in the chipset. The BIOS cannot guarantee which processor will be the system BSP, only that a system BSP is selected. In the remainder of this document, system BSP is referred to as BSP. The BSP is responsible for executing the BIOS POST and preparing the server to boot the operating system. At boot time, the server is in virtual wire mode and the BSP alone is programmed to accept local interrupts (INTR driven by programmable interrupt controller (PIC) and non-maskable interrupt (NMI)). As a part of the boot process, the BSP wakes each AP. When awakened, an AP programs its memory type range registers (MTRRs) to be identical to those of the BSP. All APs execute a halt instruction with their local interrupts disabled. If the BSP determines an AP exists is a lower-featured processor or has a lower value returned by the CPUID function, the BSP switches to the lowest-featured processor in the server. The system management mode (SMM) handler expects all processors to respond to an SMI. #### 3.1.4 Turbo Mode The Turbo Mode feature opportunistically and automatically allows the CPU to run faster than the TDP frequency if the processor is operating below specifications. The processor must be below the power, temperature, and current specification limits. Turbo Mode increases performance of both multi-threaded and single-threaded workloads. Turbo Mode operates under operating system control - only entered when the operating system requests higher performance, such as a transition from a P1 state to a P0 state. The ability to enter Turbo Mode is independent of the number of active cores. Achievable processor turbo frequency is limited by the most constraining of processor temperature, power, core Icc, and core ratio limits. Maximum Turbo Mode frequency is dependent on the number of active cores. Each processor has a fixed number of —turbo bins $\parallel$ that may have up to three bins above marked —max freq bin $\parallel$ . When fewer cores are active, more turbo bins are available. Example: 1 Core 3 Turbo bins, 2 Cores 2 Turbo bins, and 4 Cores 1 Turbo bin. If the processor supports this feature (it is not available in all SKUs), the BIOS setup provides an option to enable or disable this feature. The default is disabled. ## 3.1.5 Intel® Hyper-Threading Technology (Intel® HT) The BIOS creates additional entries in the ACPI MP tables to describe the virtual processors. The SMBIOS Type 4 structure shows only the installed physical processors; it does not describe the virtual processors. Because some operating systems cannot efficiently use the Intel<sup>®</sup> HT Technology, the BIOS does not create entries in the Multi-Processor Specification, Version 1.4 tables to describe the virtual processors. #### 3.1.6 Enhanced Intel® SpeedStep® Technology (EIST) Enhanced Intel® SpeedStep® Technology helps reduce average system power consumption and potentially improves system acoustics by allowing the system to dynamically adjust the processor voltage and core frequency #### 3.1.7 Core Multi-Processing The BIOS setup provides the ability to selectively enable one or more cores. The default behavior is to enable all cores. You can do this through the BIOS setup option for active core count. The BIOS creates entries in the Multi-Processor Specification, Version 1.4 tables to describe multi-core processors. The BIOS does the following: - Initializes all processor cores. - Installs all NMI handlers for all Intel<sup>®</sup> Xeon<sup>®</sup> processor 5500 series and 5600 series. - Leaves initialized AP in CLI/HLT loop. - Initializes stack for all APs. The BIOS Setup provides an option to selectively enable or disable multi-core processor support. The default behavior is enabled. #### 3.1.8 Independent Loading Mechanism (ILM) Back Plate Design Support The Intel® Server board S5500BC complies with Intel's Independent Loading Mechanism (ILM) processor mounting and Unified Retention System (URS) heatsink retention solution. The ILM design allows a bottoms-up assembly of the components to the board. The unified back plate for dual-processor server products consists of a flat steel back plate with threaded studs for ILM attachment, and internally threaded nuts for attaching the heatsink. The threaded studs have a knurled feature that attaches the back plate to the motherboard when assembled. The following diagram illustrates the URS and the Unified Backplate Assembly. The URS is designed to extend air-cooling capability through the use of larger heatsinks with minimal airflow blockage and bypass. URS retention transfers load to the baseboard via the Unified Backplate Assembly. The URS spring, captive in the heatsink, provides the necessary compressive load for the thermal interface material. **Note**: The processor heatsink and ILM backplate shown in the following diagram is for reference purposes only. The actual processor heatsink and ILM backplate solutions compatible with this generation of server boards may have a different design. Figure 14. ILM Backplate and URS ## 3.2 Memory Subsystem #### 3.2.1 Supported Memory The Intel® Xeon® processors 5500 series and 5600 series have an Integrated Memory Controller (IMC). The Intel® Server Board S5500BC memory interface supports two DDR3 channels. Each channel consists of 64 data and 8 ECC bits. The IMC provides DDR3 channels and groups DIMMs on the board into an autonomous RAS memory. The server board is designed to support a DDR3-based memory subsystem with eight DIMM slots. The following configurations are not supported, validated or recommended: - Mixing of RDIMMs and UDIMMs is not supported - Mixing of memory type, size, speed and/or rank has not been validated and is not supported - Mixing memory vendors has not been validated and is not recommended - Non-ECC memory has not been validated and is not supported in a server environment **Note:** Mixed memory is not tested or supported. Non-ECC memory is not tested and is not recommended for use in a server environment | DIMM Capacity | DRAM Rank and<br>Organization | Memory Speed (MT/s) | RDIMM/UDIMM | DRAM capacity | |---------------|-------------------------------|---------------------|-------------|---------------| | 1 GB | 1R x 8 | 800/1066/1333 | RDIMM/UDIMM | 1Gb | | 2 GB | 2R x 8 | 800/1066/1333 | RDIMM/UDIMM | 1Gb | | 2 GB | 1R x 4 | 800/1066/1333 | RDIMM/UDIMM | 1Gb | | 4 GB | 4R x 8 | 800/1066 | RDIMM | 1Gb | | 4 GB | 2R x 8 | 800/1066 | UDIMM | 2Gb | **Table 7. Supported DDR3 Memory** The latest supported memory configurations lists are available at: <a href="http://serverconfigurator.intel.com/configure-memory.aspx?id=MTY2MyMxLDI1MTYjMSwyNjlwlzIsMjUzMiMx">http://serverconfigurator.intel.com/configure-memory.aspx?id=MTY2MyMxLDI1MTYjMSwyNjlwlzIsMjUzMiMx</a> The BIOS can configure the memory controller dynamically in accordance with the available DDR3 DIMM population and the selected RAS (reliability, availability, and serviceability) mode of operation. #### 3.2.1.1 CPU Cores, QPI Links and DDR3 Channels Frequency Configuration The Intel® Xeon® 5500 series or 5600 series processor connects to other Intel® Xeon® 5500 series or 5600 series processors and Intel® 5500 IOH through the Intel® QPI link interface. The frequencies of the processor cores and the QPI links of Intel® Xeon® 5500 series and 5600 series processor are independent from each other. There are no gear-ratio requirements for the Intel® Xeon® Processor 5500 Series and 5600 series. Intel® 5500 IOH supports 4.8 GT/s, 5.86 GT/s, and 6.4 GT/s frequencies for the QPI links. During QPI initialization, the BIOS configures both endpoints of each QPI link to the same supportable speeds for the correct operation. During memory discovery, the BIOS arrives at a fastest common frequency that matches the requirements of all components of the memory system and then configures the DDR3 DIMMs for the fastest common frequency. The rules for determining the operating frequency of the memory channels are simple, but not necessarily straightforward. There are several limiting factors, including the number of DIMMs on a channel and organization of the DIMM (single-SR, double-DR, or quad-rank-QR): - The speed of the processor's IMC 800, 1066, or 1333 MHz is the maximum speed possible. - The speed of the slowest component the slowest DIMM or the IMC determines the maximum frequency, subject to further limitations. - A single 1333 MHz DIMM (SR or DR) on a channel may run at full 1333 MHz speed. - If two SR/DR DIMMs are installed on a channel, the speed is limited to 1066 MHZ. - A single QR RDIMM on a channel is limited to 1066 MHz. In addition, rules in the following table also determine the global common memory system frequency. Table 8. Memory Operating Frequency Determination for Intel® processor 5500 series | | | | cy of Installed<br>z, 1066MHz, or | | Ranks Per<br>DIMM | | | |-------------------|-------------------|------------|-----------------------------------|------------|----------------------|-----------------------------------------------------------------------------------|--| | | DIMANA | | 1333MHz | | SR: Single- | | | | DIMM Type | DIMM<br>Populated | 1066MHz | | Rank | Remark | | | | | per Channel | 800MHz | | | DR: Dual-<br>Rank; | | | | | | Memory R | Running Frequency (Y/N) | | QR: Quad-<br>Rank | | | | | | 800MHz | 1066MHz | 1333MHz | | | | | RDIMM or<br>UDIMM | 1 | Y | Y | Y<br>(max) | SR or DR | 1 DPC (SR/DR) runs at fastest common frequency of DIMMs and processor IMCs | | | RDIMM | 1 | Υ | Y<br>(max) | | QR Only | 1 QR RDIMM runs at 1066MHz maximum | | | RDIMM or<br>UDIMM | 2 | Y | Y<br>(max) | | Mixing SR,<br>DR | 2 DPC (SR/DR) run at<br>1066MHz maximum | | | RDIMM | 2 | Y<br>(max) | | | Mixing SR,<br>DR, QR | When a QR RDIMM is on a channel with any other RDIMM, maximum frequency is 800MHz | | Table 9. Memory Operating Frequency Determination for Intel® processor 5600 series and 1.5V Memory Modules | | | IMC Frequency of Installed<br>Processors (1333MHz, 1066MHz,<br>or 800MHz) | | Ranks Per<br>DIMM | | | |-------------------|---------------|---------------------------------------------------------------------------|-------------|-------------------|-----------------|----------------------------------------------------------------------------------| | | | | 1333MHz | | SR: Single-Rank | | | | | 1066 | MHz | | DR: Dual-Rank; | | | | DIMM | 800MHz | | | QR: Quad-Rank | | | DIMM | Populated per | Memory R | unning Freq | uency (Y/N) | | | | Туре | Channel | 800MHz | 1066MHz | 1333MHz | | Remark | | RDIMM or<br>UDIMM | 1 | Υ | Υ | Y<br>(max) | SR or DR | 1 DPC (SR/DR) runs at fastest<br>common frequency of DIMMs<br>and processor IMCs | | RDIMM | 1 | Υ | Y<br>(max) | | QR Only | 1 QR RDIMM runs at 1066MHz maximum | | RDIMM or<br>UDIMM | 2 | Y | Y | Y<br>(max) | SR or DR | 2 DPC (SR/DR) run at<br>1333MHz maximum | | RDIMM | 2 | Y<br>(max) | | | QR Only | 2 DPC QR run at 800MHz<br>maximum | Table 10. Memory Operating Frequency Determination for Intel® processor 5600 series and Low Voltage 1.35V Memory Modules | | | IMC Frequency of Installed<br>Processors (1333MHz, 1066MHz, or<br>800MHz) | | Ranks Per<br>DIMM | | | |-------------------|-------------------|---------------------------------------------------------------------------|--------------------------------|-------------------|----------------|----------------------------------------------------------------------------| | | | 1333MHz | | SR: Single-Rank | | | | | | 1066 | MHz | | DR: Dual-Rank; | | | | | 800MHz | | | QR: Quad-Rank | | | | DIMM<br>Populated | Memory R | Memory Running Frequency (Y/N) | | | | | DIMM Type | per Channel | 800MHz | 1066MHz | 1333MHz | | Remark | | RDIMM or<br>UDIMM | 1 | Y | Y | Y<br>(max) | SR or DR | 1 DPC (SR/DR) runs at fastest common frequency of DIMMs and processor IMCs | | RDIMM | 1 | Y<br>(max) | | | QR Only | 1 QR RDIMM runs at 800MHz<br>maximum | | RDIMM or<br>UDIMM | 2 | Y | Y<br>(max) | | SR or DR | 2 DPC (SR/DR) run at 1333MHz<br>maximum | | RDIMM | 2 | Y<br>(max) | | | QR Only | 2 DPC QR run at 800MHz maximum | # 3.2.2 DIMM Population Requirements DIMMs on this board are organized into physical slots on the DDR3 memory channels divided between two processor sockets. For more information, refer to the following figure. | | Processor | Socket 1 | | | Processor | Socket 2 | | |------|-----------|----------|-------|------|-----------|-----------|----| | Char | inel A | Chan | nel B | Chan | nel D | Channel E | | | A1 | A2 | B1 | B2 | D1 | D2 | E1 | E2 | Figure 15. DIMM Organization - DIMMs are organized into physical slots on DDR3 memory channels that belong to the processor sockets. - The memory channels for processor socket 1 are identified as channels A and B. The memory channels for processor socket 2 are identified as channels D and E. - Each node supports four DIMM sockets (two DIMM sockets per channel). - The DIMM identifiers on the silkscreen on the board provide information about which channel and therefore which node they belong to. For example, DIMM\_A1 is the first slot on channel A of node 1. DIMM\_D1 is the first DIMM socket on channel D of node 2. - You must populate the memory slots for each DDR3 channel from the Intel<sup>®</sup> Xeon<sup>®</sup> 5500 processor series and 5600 series on a farthest first fashion. This also holds true for Independent Channel mode. Therefore, you cannot populate/use DIMM\_A2 if DIMM\_A1 is empty. - When CPU socket 1 is empty, any DIMM memory in channel A and B is unavailable. - When CPU socket 2 is empty, any DIMM memory in channel D and E is unavailable. - If channel A and channel B are empty, CPU socket 1 can still function if memory is available from channel D and channel E. However, platform performance will suffer latency due to remote memory. Sockets are self-contained and autonomous. However, all RAS Error Management configurations in the BIOS setup are applied commonly across sockets. Figure 16. Channel slots Configuration ## 3.2.3 Memory Upgrade Guidelines Upgrading the system memory requires careful positioning of the DDR3 DIMMs based on the following factors: - The current RAS mode of operation. - The existing DDR3 DIMM population. - The DDR3 DIMM characteristics. - The optimization techniques used by the Intel<sup>®</sup> Xeon<sup>®</sup> processor 5500 series and 5600 series to maximize memory bandwidth. In Independent Channel Mode all DDR3 channels operate independently. Slot-to-slot DIMM matching is not required across channels. For example, DIMM\_A1 and DIMM\_B1 do not have to match in terms of size, organization, and timing. DIMMs in a channel can be a different size and organization, but they will operate at the maximum common frequency. You can use Independent Channel Mode to support a single DIMM configuration in channel A and Single Channel Mode. You should observe the following general rules when selecting and configuring memory to obtain the best performance from the system. - The Independent Channel Mode is the default maximum performance mode preferred for Intel® Xeon® processor 5500 series and 5600 series based platforms. - Socket1 usually has precedence over socket 2 in determining the possible RAS modes. - The sockets are autonomous and capable of being independently initialized. However, the minimal upgrade for socket 2 is DIMM D1 in Independent Channel Mode. - Minimal upgrade for Channel Mirror mode is {D1, E1}. If this mode fails, then the Independent channel mode is used across the sockets. - If an installed DDR3 DIMM has faulty or incompatible SPD data, it is ignored during the memory initialization and therefore essentially disabled by the BIOS. If the DDR3 DIMM has no or missing SPD information, the BIOS ignores the DIMM and the slot is marked as empty. - The DDR3 DIMM populated in slot DIMM\_B1 of socket1 determines the RAS mode of the system. If the DIMM\_A1 and DIMM\_B1 are not identical, then the system falls back to Independent Channel Mode. - The minimal memory population possible is DIMM\_A1. In this configuration, the system operates in Independent Channel Mode. No RAS is possible. - The minimal memory population for Channel Mirroring Mode is {A1, B1}. - Memory population on channel A and channel B of socket 1 should be identical to enable Channel Mirroring Mode. Channel D and channel E of socket 2 should also be identical. - If the DDR3 DIMMs on adjacent channels of a socket are not identical in mirroring, the DIMMs on the higher slots are disabled. - DIMM parameters and matching requirements for memory RAS are specific to each socket. - When one socket fails the DIMM matching on the adjacent channels for the RAS configuration selected in Setup, the BIOS configures all DDR3 Channels to Independent mode. - DDR3 DIMMs on the same channel but adjacent slots do not need to be identical. # 3.2.4 Memory RAS Features The Intel® server boards S5500BC supports the following memory RAS features: - Channel Independent Mode - Channel Mirroring Mode - Demand and Patrol Scrub The Intel® Xeon® processor 5500 series and 5600 series offer memory RAS at the channel level. Mirroring occurs at the channel level. Channel B mirrors channel A. All DIMM matching requirements are on a slot-to-slot basis on adjacent channels. To enable Mirroring, the corresponding slots on channels A and B must have DIMMs with identical parameters. DIMMs on adjacent slots on the same channel are not required to have identical parameters. When installing memory, you must populate first the memory slot that is the farthest away in the channel for each processor (refer to the "Channel Slots Configuration" figure), even for Independent Channel mode. Therefore, you cannot populate/use DIMM\_A2 if DIMM\_A1 is empty. The Intel® Xeon® processor 5500 series and 5600 series on sockets 1 and 2 in a dual-processor configuration are completely autonomous. DIMMs routed to sockets are isolated and can be initialized locally, including RAS configurations. The Intel® Server Board S5500BC provide one set of RAS questions in the BIOS Setup and can configure common RAS features across the sockets. If one socket fails the RAS population requirements, the BIOS sets all channels to Independent Channel mode. The rules on channel population and channel matching vary by the RAS mode used. Note that support of RAS modes requires matching DIMM population between channels (sparing, mirroring, and lockstep) requiring ECC DIMMs be populated. You can populate channels in any order in Independent Channel Mode. You can populate both channels in any order and have no matching requirements. All channels must run at the same interface frequency, but individual channels may run at different DIMM timings (RAS latency, CAS latency, and so forth). # 3.2.5 Channel Mirroring Mode The Intel® Xeon® processor 5500 series and 5600 series supports channel mirroring to configure the available channels of DDR3 DIMMs in a mirrored configuration. Unlike channel sparing, the mirrored configuration is a redundant image of the memory and can continue to operate when sporadic uncorrectable errors occur. #### 3.2.6 Demand and Patrol Scrub The Intel® Integrated Memory Controller supports demand and patrol scrubbing. A scrub fixes a correctable error in memory. A 4-byte ECC is attached to each 32-byte "payload". An error is detected when the ECC calculated from the payload does not match the ECC read from memory. The error is corrected by modifying the ECC, payload, or both, and then writing both the ECC and payload back to memory. Only one demand or patrol scrub can be completed at a time. Patrol scrubs are intended to ensure that data with a correctable error does not remain in DRAM long enough to cause further corruption and an uncorrectable particle error. The Intel® QuickPath Memory Controller issues a Patrol Scrub at a rate sufficient to write every line once a day. The maximum is one scrub every 82 ms with 64 GB of memory. # 3.3 Intel\* I/O Hub (IOH) 5500 chipset The Intel® I/O Hub (IOH) 5500 chipset component provides a connection point between various I/O components and Intel® QuickPath Interconnect based processors. The following table shows the features supported by the chipset. | Chipset | Intel* QuickPath<br>Interconnect Ports | Processor | PCI Express*<br>Lanes | Manageability | |----------------------------------------|----------------------------------------|--------------------------------------------------------------------------------|-----------------------|---------------| | Intel <sup>®</sup> IOH 5500<br>chipset | 2 | Intel® Xeon® processor 5500 series<br>and Intel® Xeon processor 5600<br>series | 24 | Node Manager | Table 11. Intel® IOH 5500 Chipset Features The Intel® IOH 5500 chipset on the Intel® Server Board S5500BC have the following features: • Two Intel® QuickPath Interconnect interfaces with full-width links (20 lanes in each direction). - Two x16 PCI Express\* Gen2 ports are also configurable as x8 and x4 links compliant to the PCI Express\* Base Specification, Revision 2.0. Each port supports up to 8 GB/s/direction peak bandwidth. - One x4 Enterprise South Bridge Interface (ESI) link interface. - Support Controller Link interface between the IOH and ICH portions of the Manageability Engine subsystem. - Manageability Integrated support: Manageability Engine (ME) and external memory controller for manageability firmware; ME network access; and System Defense Feature support enabled by firmware. - Reduced Media Independent Interface (RMII) support. - Supports a SMBus Specification Revision 2.0 slave interface for server management with Packet Error Checking. - Power Management Support - Intel<sup>®</sup> Virtualization Technology for Directed I/O (Intel<sup>®</sup> VT-d), Second Revision for server security. - Integrated IOxAPIC # 3.3.1 PCI Express\* Gen 2 PCI Express\* generation 1 and 2 are dual simplex, point-to-point serial differential low voltage interconnect. The signaling bit rate is 2.5 Gbit/sec/lane/direction for Generation 1 and 5.0 Gbit/sec/lane/direction for Generation 2. The Intel® S5500 chipset on the Intel® Server Board S5500BC provides PCI Express\* Gen2 interface. The key features are the following: - Connected to three PCI Express\* Gen2 x8 connectors (one with x4 link). - Connected to 82574L GbE with a PCI Express Gen2 x1 link. - Compliant with the PCI Express\* 2.0 specification. ## 3.3.2 Enterprise South Bridge Interface (ESI) Features The interface between the Intel<sup>®</sup> IOH 5500 chipset and Intel<sup>®</sup> ICH10R is called the Enterprise South Bridge Interface (ESI). ESI is electrically equivalent to the PCI Express\* Generation 1 interface and the routing guidelines are similar. # 3.3.3 Controller Link (M-Link) The Controller Link is the interconnect that connects the north bridge (IOH) to the LAN Controller in the ICH. The Management Engine (ME) resides in the IOH and communicates with the ICH LAN Controller through this interface. # 3.3.4 Management Engine (ME) The Management Engine (ME) is an embedded ARC controller within the IOH. The IOH ME performs manageability functions called Intel<sup>®</sup> Server Platform Services (SPS) for the discrete Baseboard Management Controller (BMC). Server Platform Services are value-added platform management options that enhance the value of Intel platforms and their component ingredients (CPUs, chipsets and I/O components). Each service is designed to function independently wherever possible, or grouped together with one or more features in flexible combinations to allow OEMs (Original Equipment Manufacturers) to differentiate platforms. The following is a high-level view of the Intel® Server Board S5500BC SPS functions. #### Node Management Features: - NPTM Policy Manager - Power Supply Monitoring Service - Inlet Temperature Monitoring Service (support for this feature on Intel servers is platform-specific) - CPU Power Limiting Service #### Provide Access to ICH10 Devices: The ME has control of ICH10 platform instrumentation. SPS provides a mechanism for the BMC to access this instrumentation through IPMI OEM commands. Use of this capability on Intel servers is platform-/SKU-specific. - Fan monitoring and fan control - ICH10 temperature monitoring #### PECI 2.0 Proxy: Intel<sup>®</sup> Server Platform Services (SPS) offers a means for a BMC without a PECI 2.0 interface to use the ME as a PECI proxy. The BMC on Intel servers already has a PECI 2.0 interface, so this SPS capability is not used. No external IOH memory is required to support the ME SPS functions. #### 3.3.4.1 Management Engine Firmware Update The management Engine (ME) FW provides a set of IPMI OEM commands for performing the firmware update. An update utility running on the host uses IPMI bridging functionality to send these commands to the ME through the BMC over the BMC/IPMB link. On Intel server platforms, the ME FW uses a single operational image with a recovery image. In order to upgrade an operational image, you must perform a boot to recovery image. The recovery image only provides the basic functionality required to perform the update; therefore, other SPS features are not functional when the update is in progress. #### 3.3.4.2 Management Engine Interaction ME-BMC interactions include the following: - BMC stores sensor data records for ME-owned sensors. - BMC participates in ME firmware update. - BMC initializes ME-owned sensors based on SDRs. - BMC receives platform event messages sent by the ME. - BMC notifies ME of POST completion. - BMC may be queried by the ME for inlet temperature readings. # 3.3.5 Intel® Virtualization Technology for Directed I/O (Intel® VT-d) (rev. 2) Intel® Virtualization Technology (Intel® VT) is the technology that makes a single system appear as multiple independent systems to software loaded on the system. This allows for multiple independent operating systems to be running simultaneously on a single system. The first revision of this technology (Intel® Virtualization Technology for Intel® IA-32 Architecture or Intel® VT-x) adds hardware support in the processor to improve the virtualization performance and robustness. The second revision of this specification (Intel® VT-d) adds a chipset hardware implementation to improve I/O performance and robustness. You can enable the Intel® VT in the BIOS Setup. The default setting is disabled. **Note:** If the setup options are changed to enable or disable the Virtualization Technology setting in the processor, the user must perform an AC power cycle before the changes take effect. The Intel® IOH 5500 chipset on the Intel® Server Board S5500BC supports Intel® VT-d2 features as outlined: - Builds on the first generation of Intel<sup>®</sup> VT-d features - Improves performance through better invalidation architecture - Supports end-point Address Translation Caching (ATC) compliant with the PCISIG IOV Address Translation Services (ATS), Revision 1.0 specification - Provides interrupt remapping - Optimizes translation of sequential accesses - Supports IOV (ARI) **Note**: For more information on VT-d2, refer to: http://software.intel.com/en-us/articles/intel-virtualization-technology-for-directed-io-vt-denhancing-intel-platforms-for-efficient-virtualization-of-io-devices/ # 3.4 Intel® 82801Jx I/O Controller Hub (ICH10R) The Intel® ICH10R I/O Controller Hub provides extensive I/O support. Functions and capabilities include: - PCI Express\* Base Specification, Revision 1.1 support - PCI Local Bus Specification, Revision 2.3 for 33 MHz PCI operations (supports up to four REQ#/GNT# pairs) - ACPI Power Management Logic Support, Revision 3.0a - Enhanced DMA controller, interrupt controller, and timer functions - Integrated Serial ATA host controllers with independent DMA operation on up to six ports and AHCI support - USB host interface supports up to 12 USB ports; six UHCI host controllers; and two EHCI high-speed USB 2.0 host controllers - Integrated 10/100/1000 Gigabit Ethernet MAC with System Defense - System Management Bus (SMBus) Specification, Version 2.0, with additional support for I2C devices - Low Pin Count (LPC) interface support - Firmware Hub (FWH) interface support - Serial Peripheral Interface (SPI) support # 3.4.1 PCI and PCI Express\* Interfaces The Intel® ICH10R provides a 33MHz, 3.3 V PCI interface implementation. All PCI signals are 5-V tolerant except PME#. The Intel® Server Board S5500BC provides one slot for legacy PCI devices. This 5-V keyed slot can support Universal or legacy 5-V keyed PCI 32-bit / 33MHz add-in cards. The Intel® ICH10R provides six PCI Express\* Root Ports which are compliant with the PCI Express Base Specification, Revision 1.1. You can statically configure the PCI Express\* root ports 1-4 as four x 1 ports, or group them together to form two x2 ports, one x2 with two x1 ports, or one x4 port. You can only use ports 5 and 6 as two x1 ports or one x2. Port 6 is multiplexed with a Gigabit LAN Connect Interface. The x4 configuration supports lane reversal. Each root port supports 2.5 Gb/s bandwidth in each direction. Ports 1-4 on the Intel<sup>®</sup> Server Board S5500BC are grouped together to form a single x4 link connecting to an x4 PCI Express\* Slot. Port 5 connects to the Integrated BMC for 2D video function. Port 6 is used as Gigabit LAN Connect Interface and connected to the Ethernet device PHY. #### 3.4.2 Serial ATA II Interface The ICH10R has an integrated Serial ATA (SATA) controller that supports independent DMA operation on six ports and data transfer rates of up to 3.0 Gb/s. The six SATA ports on the server board are numbered SATA-0 through SATA-5. You can enable or disable the SATA ports and/or configure them by accessing the BIOS setup utility during POST. The BIOS Setup utility provides multiple drive configuration options on the Advanced | Mass Storage Controller Configuration setup page, some of which affect the ability to configure RAID. The "Onboard SATA Controller" option is enabled by default. When this option is enabled, you can set the "SATA Mode" option to ENHANCED mode, COMPATIBILITY mode, AHCI mode, or SW RAID mode. The modes affect the configuration as follows: - ENHANCED mode supports up to six SATA ports with IDE Native Mode. - **COMPATIBILITY mode** supports up to four SATA ports [0/1/2/3] with IDE Legacy mode and two SATA ports [4/5] with IDE Native Mode. - AHCI mode supports all SATA ports using the Advanced Host Controller Interface when the option is enabled. Note: For AHCI capability in EFI, you should set the AHCI legacy Option ROM to "disabled". • **SW RAID mode** supports configuration of SATA ports for RAID via RAID configuration software. For RAID 0, 1, and 10, enclosure management is provided through the SATA\_SGPIO connector on the server board when a cable is attached between this connector on the server board and to the backplane or I<sup>2</sup>C interface. # 3.4.3 Software RAID Support The Intel® Server Board provides six SATA ports (3 Gb/ps) using ICH10R with Intel® Embedded Server RAID Technology, with SW RAID levels 0/1/10; with optional support for SW RAID 5 with activation key. If RAID 5 is needed, you can install the optional Intel® RAID Activation Key AXXRAKSW5. To enable RAID 5, you place this activation key on the SATA Key connector located on the right side of the server board. For information on how to install the Intel® RAID Activation Key AXXRAKSW5 accessory to enable RAID 5, see the documentation included with the accessory kit. ## 3.4.4 Low Pin Count Interface (LPC) The Intel® ICH10R implements an LPC Interface. The Low Pin Count (LPC) bridge function of the Intel® ICH10R resides in PCI Device 31: Function 0. In addition to the LPC bridge interface function, D31:F0 contains other functional units including DMA, interrupt controllers, timers, power management, system management, GPIO, and RTC. The LPC bus supports the Integrated BMC, which contains Server Class Super I/O functionality in an integrated subsystem on the Intel® Server Board S5500BC. #### 3.4.5 Serial Bus (USB) Controller The Intel® ICH10R contains up to two Enhance Host Controller Interface (EHCI) host controllers that support USB high-speed signaling. High-speed USB 2.0 allows data transfers up to 480 Mb/s, which is 40 times faster than full-speed USB. The Intel® ICH10R also contains up to six Universal Host Controller Interface (UHCI) controllers that support USB full-speed and low-speed signaling. The Intel® ICH10R supports up to 12 USB 2.0 ports. All 12 ports are high-speed, full-speed, and low-speed capable. Intel® ICH10R's port-routing logic determines whether a USB port is controlled by one of the UHCI or EHCI controllers. Ten ports are used on the Intel® server board S5500BC as outlined: - Four ports are connected to dual USB + RJ-45 stacked external connectors on the rear panel. - Four ports are connected to internal headers. - Two ports are connected to the Integrated BMC for remote storage and remote KB/MS function. ## 3.4.6 Serial Peripheral Interface (SPI) The Intel® ICH10R implements an SPI Interface as an alternative interface for the BIOS flash device. You can use an SPI flash device as a replacement for the FWH, which is required to support Gigabit Ethernet. The Intel® ICH10R supports up to two SPI flash devices with speeds up to 33 MHz using two chip select pins. # 3.4.7 General Purpose Input/Output (GPIO) Various general purpose inputs and outputs are provided for custom system design. The number of inputs and outputs varies depending on Intel® ICH10R configuration. #### 3.4.8 Enhanced Power Management The Intel® ICH10R supports the Advanced Configuration and Power Interface, Version 2.0 (ACPI) that provides power and thermal management. The Intel® ICH10R also supports the Manageability Engine Power Management Support for new wake events from the IOH Management Engine. The Intel® Server Board S5500BC server is fully compliant with the Advanced Configuration and Power Interface (ACPI) specifications, Revision 2.0. ## 3.4.9 System Management Interface Intel® ICH10R on the Intel® Server board S5500BC functions as a SMBus Host Controller that allows the processor to communicate with SMBus slaves. This interface is compatible with most I<sup>2</sup>C devices. Intel® ICH10R also supports slave functionality. #### 3.4.10 Real Time Clock (RTC) Intel® ICH10R contains a Motorola MS146818A\* functionally compatible Real Time Clock (RTC) with two 128-byte banks of battery-backed RAM. The RTC performs two key functions on the Intel® Server Board S5500BC: - Keeps track of the time of day - Stores System configuration data even when the system is powered down. The RTC operates on a 32.768 KHz crystal and a 3-V lithium battery. ## 3.4.11 Manageability Intel® ICH10R integrates several functions designed to manage the system and lower the total cost of ownership (TCO) of the system. These system management functions are designed to report errors, diagnose the system, and recover from system lockups without the aid of an external microcontroller. The management engine includes: - TCO Timer: Detects system locks - Process Present Indicator: Determines which processor fetches the first instruction after reset. - ECC Error Reporting: Reports ECC errors from the host controller. - Function Disable: Prevents a disabled function from generating interrupts and power management events. - Intruder Detect Input: Determines system cases. # 3.4.12 Unsupported Intel® ICH10R Interfaces The Intel® Server Board S5500BC does not support the following interfaces on the Intel® ICH10R: - An Audio Codec (AC) '97 Component Specification, Version 2.3 controller that can be used to attach an AC, Modem Codec (MC), Audio/Modem Codec (AMC), or a combination of ACs and a single MC. - Intel<sup>®</sup> High Definition Audio - SST, Fan tach and PWM, and PEC controller # 3.5 Network Interface Controller (NIC) The Intel® 82574L GbE PCI-E Network Controller is a single, compact component with integrated Gigabit Ethernet Media Access Controller (MAC) and Physical Layer (PHY) function. This device is connected to the Intel® ICH10R. The Intel® Server Board S5500BC and Intel® Server Board uses this device along with the integrated Intel® ICH10R MAC and external Intel® 82567 Gigabit Network connector to provide two Gigabit Ethernet Ports designed for 10/100/1000 Mbps operation. The Intel® 82574L GbE PCI-E Network Controller correlates to the NIC2 connector on the back edge of the board; the external Intel® 82567 Gigabit Network correlates to the NIC1 connector on the back edge of the board. When looking at the I/O panel, the NIC 1 should be wired to the left-most RJ-45 connector. The Intel® 82574L GbE Ethernet Controller and the external Intel® 82567 Gigabit Network connector drive two LEDs located on each network interface connector (NIC). The normal RJ45 link/activity LED at the right of the connector indicates network connection when on and Transmit/Receive activity when blinking. These LEDs are be powered from a Standby voltage rail. The speed LED at the left indicates 1000 Mbps operation when amber; 100 Mbps operation when green; and 10 Mbps when off. | Led Name | Voltage resources | Color | Status | Description | |----------|-------------------|-------|--------|----------------------------------------| | LAN#1- | 3V3Aux | Green | On | Link | | Link/Act | | Green | Blink | LAN Access (off when there is traffic) | | | | ( | Off | Disconnect | | LAN#1- | 3V3Aux | Green | On | Green, link speed is 100 Mbits/sec | | Speed | | Amber | On | Amber, link speed is 1000 Mbits/sec | | | | ( | Off | OFF, link speed is 10 Mbits/sec | | LAN#2- | 3V3Aux | Green | On | Link | | Link/Act | | Green | Blink | LAN Access (off when there is traffic) | | | Off | | Off | Disconnect | | LAN#2 | 3V3Aux | Green | On | Green, link speed is 100 Mbits/sec | | Speed | | Amber | On | Amber, link speed is 1000 Mbits/sec | | | | ( | Off | Off, link speed is 10 Mbits/sec | Table 12. NIC Status LED ## 3.5.1 Intel® 82574L GbE PCI-E Network Controller The Intel® 82574L GbE PCI-E Network controller is a single, compact, low-power component that offers a fully-integrated PCI-Express\* x1 10/100/1000 GbE controller with Media Access Control (MAC) and Physical Layer (PHY) port. The device is compliant with PCI Express\* Base Specification, Revision 2.0. The 82574L GbE PCI-E Network controller enables a single-port implementation in a relatively small area, so it can be used for server and client configurations as a LAN-on-Motherboard (LOM) design. You can also use the 82574L GbE PCI-E Network controller in embedded applications such as switch add-on cards and network appliances. The 82574L GbE PCI-E Network controller provides one PCI Express\* lane operating at 2.5 GHz with sufficient bandwidth to support a 100 Mb/s transfer rate. 32 KB of on-chip buffering mitigates instantaneous receive bandwidth demands and eliminates transmit under-runs by buffering the entire outgoing packet prior to transmission. The Intel® 82574L GbE PCI-E Network controller supports the following features: - Standard IEEE 802.3 Ethernet interface for 10BASE-T, 100BASE-TX, and 1000BASE-T (802.3, 802.3u, and 802.3ab) applications - NC-SI or SMBus connection to a Manageability Controller (MC) - IEEE 1149.1 JTAG - Support for PCI 3.0 Vital Product Data (VPD) - IPMI MC pass-through; multi-drop NC-SI - TimeSync offload compliant with 802.1AS specification # 3.5.2 Intel® 82567 Gigabit Network Connection Physical Layer Transceiver (PHY) The Intel® 82567 Gigabit Network Transceiver is a single-port Gigabit Network Layer Transceiver (PHY) that connects to the Media Access Controller (MAC) through a dedicated interconnect. The 82567 Gigabit Network Transceiver is based on Intel's Gigabit Network PHY technology, and supports operation at data rates of 10/100/1000 Mb/s. The Intel® 82567 Gigabit Network Transceiver works with ICH10 that incorporates and integrates the MAC, which is referred to as the ICH10 LAN. The Intel® 82567 Gigabit Network Transceiver interfaces with the MAC through two interfaces: - Gigabit LAN Connect Interface (GLCI): A high-speed serial interface based on 802.3 serializer deserializer - LAND Connect Interface (LCI): A low-speed proprietary parallel bus. The 82567 Gigabit Network Transceiver operates using both interfaces—the GLCI for 1000Mb/s traffic and the LC for all other traffic types. #### 3.5.3 MAC Address Definition Each Intel® Server Board S5500BC has the following four MAC addresses assigned to it at the Intel factory. - NIC 1 MAC address - NIC 2 MAC address Assign the NIC 1 MAC address +1 - BMC LAN Channel MAC address Assign the NIC 1 MAC address +2 - Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) MAC address Assign the NIC 1 MAC address +3 During the manufacturing process, each server board will have a white MAC address sticker placed on the top of the NIC 1 port. The sticker displays the NIC 1 MAC address in both bar code and alphanumeric formats, and displays the Intel<sup>®</sup> RMM3 MAC address in alphanumeric format. The NIC2 will work as a management port on the board. # 3.6 Integrated Baseboard Management Controller The ServerEngines\* LLC Pilot II Integrated BMC is provided by an embedded ARM9 controller and associated peripheral functionality that is required for IPMI-based server management. Firmware usage of these hardware features is platform-dependant. The Integrated BMC on the Intel® Server Board S5500BC contains the following integrated functionality: #### Server Class Super I/O functionality includes: - Keyboard Style/BT interface for BMC support - One Fully Functional Serial Ports, compatible with the 16C550 - Serial IRQ Support - SMI/SCI/PME Support - ACPI Compliant - Up to 16 shared GPIO ports - Programmable Wake-up Event Support - Plug and Play Register Set - Power Supply Control - Watchdog timer compliant with Microsoft SHDG\* - LPC to SPI bridge for system BIOS support - Real Time Clock (RTC) module with the external RTC interface #### Baseboard Management Controller Features: - IPMI 2.0 Compliant - Integrated 250 MHz, 32-bit ARM9 processor - Six I<sup>2</sup>C SMBus Modules with Master-Slave support - Two independent 10/100 Ethernet Controllers with RMII support - LPC Master interface for non-volatile code storage - SPI Flash interface - Three UART for ICMB support - DDR2 16-bit up to 667 MHz memory interface - 16 Mailbox Registers for communication between the host and the BMC - Watchdog timer - Three General Purpose Timers - Dedicated Real Time Clock (RTC) for BMC - Up to 16 direct and 64 Serial GPIO ports - Ability to maintain text and graphics controller history - 12 10-bit Analog to Digital Converters - Three Diode Inputs for Temperature measurements - Eight Fan Tach Inputs - Four Pulse Width Modulators (PWM) - Chassis Intrusion Logic with battery-backed general purpose register - LED support with programmable blink rate control - Programmable IO Port snooping, which can be used to snoop on Port 80h - Unique Chip ID for each part (burned at the time production testing) - Hardware 32-bit Random Number generator - JTAG Master interface - On-Chip Test Infrastructure for testing BMC firmware #### Remote KVMS Features: - USB 2.0 interface for Keyboard, Mouse, and Remote storage, such as a CD/DVD-ROM and floppy - USB 1.1 interface for PS/2 to USB bridging and remote Keyboard and Mouse - Hardware-based Video Compression and Redirection Logic - Supports both text and graphics redirection - Hardware-assisted video redirection using the Frame Processing Engine - Direct interface to the Integrated Graphics Controller registers and Frame buffer - Hardware-based encryption engine #### **Graphics Controller Subsystem Features:** - Integrated Matrix Graphics Core - 2D Hardware Graphics Acceleration - DDR2 memory interface supports up to 128 MB of memory - Supports all display resolutions up to 1600 x 1200 16bpp @ 75Hz - High-speed Integrated 24-bit RAMDAC - Single lane PCI-Express\* host interface Figure 17. Integrated BMC Block Diagram ## 3.6.1 Integrated BMC Embedded LAN Channel The Integrated BMC hardware includes two dedicated 10/100 network interfaces. - Interface 1: This interface is available from either of available NIC ports in system which can be shared with the host. Only one NIC may be enabled for management traffic at any time. The active interface is NIC2 on this board. - Interface 2: This interface is available from RMM3 which is dedicated management NIC and not shared with host. For these channels, you can enable support for IPMI-over-LAN and DHCP. For security reasons, embedded LAN channels have the following default settings: IP Address: Static #### All users disabled For more information about BMC IP address configuration, refer to the *Intel® S5500 Chipset Server Board Baseboard Management Controller Core External Product Specification*. # 3.7 Video Support The Intel® Server Board S5500BC includes a video controller in the onboard ServerEngines\* LLC Pilot II BMC and 8 MB of video DDR2 SDRAM. The SVGA subsystem supports a variety of modes—up to 1600 x 1000 resolution in 8/16/32 bpp under 2D. It also supports both CRT and LCD monitors up to a 100-Hz vertical refresh rate. Video is accessed using a standard 15-pin VGA connector on the back edge of the server board. #### 3.7.1 Video modes The integrated video controller supports all standard IBM VGA modes. The following table shows the 2D modes supported for both CRT and LCD. | 2D Mode | Pofroch Pato (Uz) | | 2D Video Mode Support | | | | | |-----------|----------------------|-----------|-----------------------|-----------|--|--|--| | ZD Mode | Refresh Rate (Hz) | 8 bpp | 16 bpp | 32 bpp | | | | | 640x480 | 60, 72, 75, 85, 90, | Supported | Supported | Supported | | | | | | 100, 120, 160, 200 | Supported | Supported | Supported | | | | | 800x600 | 60, 70, 72, 75, 85, | Cupported | Cupported | Cupported | | | | | | 90, 100, 120,160 | Supported | Supported | Supported | | | | | 1024x768 | 60, 70, 72, | Cupported | Cupported | Cupported | | | | | | 75,85,90,100 | Supported | Supported | Supported | | | | | 1152x864 | 43,47,60,70,75,80,85 | Supported | Supported | Supported | | | | | 1280x1024 | 60,70,74,75 | Supported | Supported | Supported | | | | | 1600x1000 | 52 | Supported | Supported | Supported | | | | Table 13. Video Modes ## 3.8 Serial Ports The Intel® Server Board S5500BC provides an external serial port and an internal serial header. The primary serial port, serial port A is connected from the Integrated BMC to a rear panel, industry-standard DB-9 male connector. The secondary serial port, serial port B, is connected from the Integrated BMC to an onboard, internal 2x5 header. # 3.9 Floppy Disk Controller The Intel® Server Board S5500BC does not support a floppy disk controller (FDC) interface, but the system BIOS recognizes USB floppy devices. # 3.10 Keyboard and Mouse Support The server board does not support PS/2 interface keyboards and mice. However, the system BIOS recognizes USB specification-compliant keyboard and mice. # 3.11 Wake-up Control The BMC allows events to power-on and power-off the system. Wake from S1 is supported on LAN, USB, Serial port, and PCI Express\* slots. # 3.12 System Health Support The BMC provides an interface from the GPIOs (General Purpose Input/Output) for BIOS and system management firmware to activate the diagnostic LEDs, FRU fault indicator LEDs for DIMMs, fans, and system status LED. # 4. Platform Management The Platform Management subsystem on the Intel<sup>®</sup> Server Board S5500BC consists of a Baseboard Management Controller (BMC), server management buses, sensors, server management firmware, and system BIOS. The BMC is provided by ServerEngines\* Pilot II integrated Baseboard Management Controller (Integrated BMC). The platform management subsystem is responsible for error management and reporting, system power control, thermal monitoring, and management including system fan control. The BMC provides system interface and monitoring features based on the IPMI 2.0 specification. This section provides a high level overview of the server management architecture. For more information, refer to the following documents: - Intel<sup>®</sup> S5500 Chipset Server Board BIOS External Product Specification - Intel<sup>®</sup> S5500 Chipset Server Board Baseboard Management Controller Core External Product Specification - Intel<sup>®</sup> Remote Management Module 3 Technical Product Specification - Intelligent Platform Management Interface (IPMI) 2.0 Specification The following diagram provides an overview of the Server Management Bus (SMBUS) architecture used on this server board. Figure 18. SMBUS Block Diagram # 4.1 Feature Support #### 4.1.1 IPMI 2.0 Features - Baseboard management controller (BMC). - IPMI Watchdog timer. - Messaging support, including command bridging and user/session support. - Chassis device functionality, including power/reset control and BIOS boot flags support. - Event receiver device: The BMC receives and processes events from other platform subsystems. - Field replaceable unit (FRU) inventory device functionality: The BMC supports access to system FRU devices using IPMI FRU commands. - System event log (SEL) device functionality: The BMC supports and provides access to a SEL. - Sensor device record (SDR) repository device functionality: The BMC supports storage and access of system SDRs. - Sensor device and sensor scanning/monitoring: The BMC provides IPMI management of sensors. It polls sensors to monitor and report system health. - IPMI interfaces. - Host interfaces include system management software (SMS) with receive message queue support, and server management mode (SMM). - Terminal mode serial interface. - IPMB interface. - LAN interface that supports the IPMI-over-LAN protocol (RMCP, RMCP+). - Serial-over-LAN (SOL). - ACPI state synchronization: The BMC tracks ACPI state changes provided by the BIOS. - BMC self test: The BMC performs initialization and run-time self-tests, and makes results available to external entities. #### 4.1.2 Non-IPMI Features The BMC supports the following non-IPMI features. This list does not preclude support for future enhancements or additions. - In-circuit BMC firmware update. - Fault resilient booting (FRB): FRB2 is supported by the watchdog timer functionality - Chassis intrusion detection and chassis intrusion cable presence detection. - Basic fan control using T-Control version 2 SDRs. - Fan redundancy monitoring and support. - Power supply redundancy monitoring and support. - Hot-swap fan support. - Acoustic management: Support for multiple fan profiles. - Signal testing support: The BMC provides test commands for setting and getting platform signal states. - The BMC generates diagnostic beep codes for fault conditions. - System GUID storage and retrieval. - Front panel management: The BMC controls the system status LED and chassis ID LED. It supports secure lockout of certain front panel functionality and monitors button presses. The chassis ID LED is turned on using a front panel button or a command. - Power state retention. - Power fault analysis. - Intel<sup>®</sup> Light-Guided Diagnostics. - Power unit management: Support for power unit sensor. The BMC handles power-good dropout conditions. - DIMM temperature monitoring: New sensors and improved acoustic management using closed-loop fan control algorithm taking into account DIMM temperature readings. - Address Resolution Protocol (ARP): The BMC sends and responds to ARPs (supported on embedded NICs). - Dynamic Host Configuration Protocol (DHCP): The BMC performs DHCP (supported on embedded NICs). - Chassis intrusion fan interactions. - Platform environment control interface (PECI) thermal management support. # 4.2 Advanced Management Feature Support This section explains the advanced management features supported by BMC firmware. #### 4.2.1 Enabling Advanced Management Features Advanced management features are only enabled by the BMC when it detects the presence of the Intel<sup>®</sup> Remote Management Module 3 (Intel<sup>®</sup> RMM3) card. Without the Intel<sup>®</sup> RMM3, the advanced features are dormant. # 4.2.1.1 Intel<sup>®</sup> Remote Management Module 3 (RMM3) The Intel<sup>®</sup> RMM3 provides the BMC with an additional dedicated network interface. The dedicated interface will consume its own LAN channel. Additionally, the Intel<sup>®</sup> RMM3 will provide additional flash storage for advanced features like WS-MAN. ### 4.2.2 Keyboard, Video, Mouse (KVM) Redirection The BMC firmware supports keyboard, video, and mouse redirection over LAN. This feature is available remotely from the embedded web server as a Java applet. This feature is only enabled when the RMM3 is present. #### Keyboard and Mouse The keyboard and mouse are emulated by the BMC as USB human interface devices. #### Video Video output from the KVM subsystem is equivalent to the video output on the local console. Video redirection is available from the point video is initialized by the system BIOS. #### Availability Up to two remote KVM sessions are supported. The default inactivity timeout is 30 minutes, but may be changed through the embedded web server. Remote KVM activation does not disable the local system keyboard, video, or mouse. Remote KVM is not deactivated by local system input, unless the feature is disabled locally. KVM sessions will persist across system reset, but not across an AC power loss. #### 4.2.3 Media Redirection The embedded web server provides a Java applet to enable remote media redirection. This may be used in conjunction with the remote KVM feature, or as a standalone applet. This feature is only enabled when the RMM3 is present. The media redirection feature is intended to allow system administrators or users to mount a remote IDE or USB CD-ROM, floppy drive, or a USB flash disk as a USB device to the server. Once mounted, the remote device appears just like a local device to the server, allowing system administrators or users to install software (including operating systems, copy files, update the BIOS, and so forth) or boot the server from this device. USB 2.0 needs to be supported for better performance. The following capabilities are supported: - The operation of remotely mounted devices is independent of the local devices on the server. Both remote and local devices are useable in parallel. - Either IDE (CD-ROM or floppy) or USB devices can be mounted as a remote device to the server. - It is possible to boot all supported priority one operating systems such as Microsoft Windows\* and Linux\* operating systems from the remotely mounted device and to boot from disk IMAGE (\*.IMG) files. - It is possible to mount at least two devices concurrently. - The mounted device is visible to (and useable by) the managed system's operating system and BIOS in both pre-boot and post-boot states. - The mounted device shows up in the BIOS boot order and it is possible to change the BIOS boot order to boot from this remote device. - It is possible to install an operating system on an empty drive using the remotely mounted device. This may also require the use of KVM-r to configure the operating system during install. # 4.2.4 Availability The default inactivity timeout is 30 minutes, which you can change through the embedded web server. Media redirection sessions will persist across system reset but not across an AC power loss. # 4.2.5 Web Services for Management (WS-MAN) The BMC firmware supports the Web Services for Management (WS-MAN) specification. # 4.2.6 Lightweight Directory Authentication Protocol (LDAP) The BMC firmware supports the Lightweight Directory Authentication Protocol (LDAP) for user authentication. Note that IPMI users/passwords and sessions are not supported over LDAP. #### 4.2.7 Embedded Web server The BMC provides an embedded web server for out of band management. User authentication is handled by IPMI user names and passwords. Base functionality for the embedded web server includes: - Power Control Limited control based on IPMI user privilege. - Sensor Reading Limited access based on IPMI user privilege. - SEL Reading Limited access based on IPMI user privilege. - KVM/Media Redirection Limited access based on IPMI user privilege. Only available when the RMM3 is present. - IPMI User Management Limited access based on IPMI user privilege. The web server is available on all enabled LAN channels. See Appendix B for Integrated BMC core sensors. #### 4.3 Console Redirection The BIOS supports redirection of both video and keyboard via a serial link (serial port). When console redirection is enabled, the local (host server) keyboard input and video output are passed both to the local keyboard and video connections, and to the remote console through the serial link. Keyboard inputs from both sources are considered valid and video displays to both outputs. As an option, you can operate the system without a host keyboard or monitor attached to the system and run entirely via the remote console. Utilities that can be executed remotely include the BIOS setup. # 4.3.1 Serial Configuration Settings For optimal configuration of Serial Over LAN (SOL) or EMP, see *Intel® Server System Integrated Baseboard Management Controller Core External Product Specification*. The BIOS does not require that the splash logo be turned off for console redirection to function. The BIOS supports multiple consoles, some of which are in graphics mode and some in text mode. The graphics consoles can display the logo and the text consoles receive the redirected text. Console redirection normally ends at the beginning of the legacy OS boot (INT 19h). The operating system is responsible for continuing the redirection from that point, unless the legacy operating system redirection is selected through the BIOS setup. #### Serial-over-LAN (SOL 2.0) The BMC supports IPMI 2.0 SOL. IPMI 2.0 introduced a standard serial-over-LAN feature. Activating a SOL session requires an existing IPMI-over-LAN session. If encryption is used, it should be negotiated when the IOL session is established. SOL sessions are only supported on serial port 1 (COM1). #### 4.3.2 SOL, EMP and Console Redirection Use Case Model The IBMC's integrated Super I/O is used for serial port sharing. SOL and Console Redirection on the Serial B port are mutually exclusive features. At any moment of time, only one of them works. SOL has the highest priority followed by Console Redirection. Console Redirection is available via the Serial A or Serial B port. Console Redirection on Serial A and Serial B are mutually exclusive features. The end user can configure only one of them at any moment of time. #### Case I: Console Redirection is enabled on Serial B with Baud = 115200, Flow Control=CTS-RTS, Terminal Type = VT100 **SOL Not Active:** The BIOS sends data on Serial B port with 115200 Baud, flow control CTS-RTS enabled and emulates the terminal Type as VT100. In summary, the BIOS uses the setup settings and performs Console Redirection on Serial B. **SOL Found Active:** The BIOS prioritizes SOL over Serial B Console Redirection. The BIOS queries the BMC for SOL Baud Rate and overrides the setup Serial B Console Redirection Baud with SOL Baud Rate. The BIOS also enables Hardware Flow control between the BIOS and BMC and forces terminal emulation type as PC-ANSI. Since Serial B is a shared port between the BIOS and BMC, if SOL is found active, the user sees no data on Serial B port. **Note:** The SOL override settings are only valid for the current BIOS boot. On the next boot, if SOL is not found active, the BIOS uses the Console Redirection settings set by the user and performs Console Redirection either on Serial A or Serial B port. #### Case II: Console Redirection is enabled on Serial A with Baud = 115200, Flow Control=CTS-RTS, Terminal Type = VT100. The BIOS sends data on Serial A port with 115200 Baud, flow control CTS-RTS enabled and emulates the terminal Type as VT100. In summary, the BIOS uses the setup settings and performs Console Redirection on Serial A. #### **Legacy Console Redirection:** The BIOS enables Legacy Operating System redirection on Serial A or Serial B, depending upon the BIOS settings. Legacy Operating System redirection happens at the same Baud, Flow Control and Terminal Type set by the user. **SOL Found Active:** If SOL is found active, then the BIOS overrides the BIOS settings and **AUTO** enables Legacy Operating System redirection on the SOL console. # 4.4 Node Manager #### 4.4.1 Overview Node Management (NM) provides the system with a method of monitoring power consumption and thermal output, and adjusting system variables to control those factors. As opposed to component-level power/thermal solutions (such as Demand Based Switching), Node Management functions at the platform level. NM is only available on platforms that support PMBus-compliant power supplies. The BMC supports NM specification version 1.5. Additionally, the platform chipset must have an NM-capable Management Engine (ME). ## 4.4.2 Command Bridging The majority of BMC functionality to support the NM is handled by bridging commands and alerts. The ME participating in Node Management acts as a satellite controller on the BMC's secondary IPMB. The BMC does not own any platform event filters or traps for NM-related events. You should configure these events in the NM by server management software. ### 4.4.3 External Communications Link The BMC bridges commands between external software agents and the system's ME using standard IPMI Send Message commands. See the command bridging section in the Intelligent Platform Management Interface Specification Second Generation v2.0 for more information. All NM-related IPMB transactions use the secondary IPMB. This is a private I<sup>2</sup>C bus that is only accessible by the BMC and ME. Please see the appropriate platform appendix for channel and bus number information. ## 4.4.4 Alerting The ME's Node Manager may need to send alerts to external software agents. The NM uses two different methods to send an alert. Each method is outlined in the following sections. #### Fault Events Alerts that signify fault conditions and should be recorded in the system SEL are sent to the BMC by the ME using the IPMI *Platform Event Message* command. The BMC deposits these events into the SEL. The external SW must configure the BMC's PEF and alerting features to send that event out as an IPMI LAN alert, directed to the SW application over the LAN link. #### Informational Events Alerts that provide useful notification to the external SW for NPTM management but do not represent significant fault conditions and do not need to be entered in the SEL are sent to the BMC using the IPMI *Alert Immediate* command. This requires the external SW application provide the NM on the ME with the alert destination and alert string information needed to properly form and send the alert. The external SW must first properly configure the alert destination and string in the BMC LAN configuration using standard IPMI commands, then provide the associated selectors to the BMC using the *Set Node Manager Alert Destination* OEM command. # 4.4.5 System Information Passed to ME and POST Complete Notification The BIOS sends the BMC the following information during POST: - Number of supported P-states - Number of supported T-states - Platform Info (data from processor MSR 0CEh) - TDP value per CPU When the BMC detects that POST has completed, the BMC passes on the BIOS-provided system information to the ME. As part of this command transaction to the ME, the BMC also provides the total number of installed CPUs, the Icc\_TDC value for each CPU (retrieved by the BMC via PECI), and a notification that POST has completed. At system startup, the ME may query the BMC for the following information using IPMI OEM commands: Inlet air temperature reading – This corresponds to the temperature reading from the Front Panel Ambient Temperature sensor. Some platforms may not support this feature. Refer to the applicable platform appendix. #### 4.4.6 ACPI Mode Notification The BIOS notifies the BMC when the system enters and exits ACPI mode. The BMC, in turn, notifies the ME. The NM power-limiting functionality is only available when the system is operating in ACPI mode (an ACPI-compliant operating system is running). ## 4.4.7 Persistence Across Boots Data passed to the ME will persist across boots, but will not persist across AC power loss. # 4.5 Power Management Bus (PMBUS) The BMC firmware implements power-management features based on the Power Management Bus (PMBus) 1.1 Specification. The following sensor types are supported for systems that contain PMBus-compliant power supplies and a PMBus-compliant power distribution board. - Power Supply Input Power Sensor - Power Supply Output Current Sensor - Power Supply Temperature Sensor # 5. BIOS Setup Utility # 5.1 Logo / Diagnostic Screen The Logo / Diagnostic Screen appears in one of two forms: - If Quiet Boot is enabled in the BIOS setup, a logo splash screen is displayed. By default, Quiet Boot is enabled in the BIOS setup. If the logo is displayed during POST, press <Esc> to hide the logo and display the diagnostic screen. - If a logo is not present in the flash ROM, or if Quiet Boot is disabled in the system configuration, the summary and diagnostic screen displays. The diagnostic screen displays the following information: - BIOS ID - Platform name - Total memory detected (total size of all installed DDR-3 DIMMs). - Processor information (Intel branded string, speed, and number of physical processors identified). - Keyboards detected, if plugged in. - Mouse devices detected, if plugged in. # 5.2 BIOS Boot Popup Menu The BIOS Boot Specification (BBS) provides for a Boot Popup Menu invoked by pressing the <F6> key during POST. The BBS popup menu displays all available boot devices. The list order in the popup menu is not the same as the boot order in BIOS setup; it simply lists all the bootable devices from which the system can be booted. # 5.3 BIOS Setup Utility The BIOS Setup utility is a text-based utility that allows the user to configure the system and view current settings and environment information for the platform devices. The Setup utility controls the platform's built-in devices, boot manager, and error manager. The BIOS Setup interface consists of a number of pages or screens. Each page contains information or links to other pages. The advanced tab in Setup displays a list of general categories as links. These links lead to pages containing a specific category's configuration. The following sections describe the look and behavior for platform setup. # 5.3.1 Operation The BIOS Setup has the following features: - Localization The BIOS Setup uses the Unicode standard and is capable of displaying setup forms in all languages currently included in the Unicode standard. The Intel<sup>®</sup> server board BIOS is only available in English. - Console Redirection The BIOS Setup is functional via console redirection over various terminal emulation standards. This may limit some functionality for compatibility (for example, usage of colors or some keys or key sequences or support of pointing devices). #### 5.3.1.1 Setup Page Layout The setup page layout is sectioned into functional areas. Each occupies a specific area of the screen and has dedicated functionality. The following table lists and describes each functional area. | Functional Area | Description | |-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Title Bar | The title bar is located at the top of the screen and displays the title of the form (page) the user is currently viewing. It may also display navigational information. | | Setup Item List | The Setup Item List is a set of controllable and informational items. Each item in the list occupies the left column of the screen. | | | A Setup Item may also open a new window with more options for that functionality on the board. | | Item Specific Help Area | The Item Specific Help area is located on the right side of the screen and contains help text for the highlighted Setup Item. Help information may include the meaning and usage of the item, allowable values, effects of the options, and so forth. | | Keyboard Command Bar | The Keyboard Command Bar is located at the bottom right of the screen and continuously displays help for keyboard special keys and navigation keys. | **Table 14. BIOS Setup Page Layout** #### 5.3.1.2 Entering BIOS Setup To enter the BIOS Setup, press the F2 function key during boot time when the OEM or Intel logo displays. The following message displays on the diagnostics screen and under the Quiet Boot logo screen: ``` Press <F2> to enter setup ``` When the Setup is entered, the Main screen displays. However, serious errors cause the system to display the Error Manager screen instead of the Main screen. #### 5.3.1.3 Keyboard Commands The bottom right portion of the Setup screen provides a list of commands that are used to navigate through the Setup utility. These commands display at all times. Each Setup menu page contains a number of features. Each feature is associated with a value field except those used for informative purposes. Each value field contains configurable parameters. Depending on the security option selected and (in effect) by the password, a menu feature's value may or may not change. If a value cannot be changed, its field is made inaccessible and appears grayed out. Table 15. BIOS Setup: Keyboard Command Bar | Key | Option | Description | | | | |-------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | <enter></enter> | Execute<br>Command | The <enter> key is used to activate sub-menus when the selected feature is a sub-menu, or to display a pick list if a selected option has a value field, or to select a sub-field for multi-valued features like time and date. If a pick list is displayed, the <enter> key selects the currently highlighted item, undoes the pick list, and returns the focus to the parent menu.</enter></enter> | | | | | <esc></esc> | Exit | The <esc> key provides a mechanism for backing out of any field. When the <esc> key is pressed while editing any field or selecting features of a menu, the parent menu is re-entered.</esc></esc> | | | | | | | When the <esc> key is pressed in any sub-menu, the parent menu is re-entered. When the <esc> key is pressed in any major menu, the exit confirmation window is displayed and the user is asked whether changes can be discarded. If "No" is selected and the <enter> key is pressed, or if the <esc> key is pressed, the user is returned to where they were before <esc> was pressed, without affecting any existing settings. If "Yes" is selected and the <enter> key is pressed, the setup is exited and the BIOS returns to the main System Options Menu screen.</enter></esc></esc></enter></esc></esc> | | | | | <b>↑</b> | Select Item | The up arrow is used to select the previous value in a pick list, or the previous option in a menu item's option list. The selected item must then be activated by pressing the <enter> key.</enter> | | | | | <b>\</b> | Select Item | The down arrow is used to select the next value in a menu item's option list, or a value field's pick list. The selected item must then be activated by pressing the <enter> key.</enter> | | | | | $\leftrightarrow$ | Select Menu | The left and right arrow keys are used to move between the major menu pages. The keys have no effect if a sub-menu or pick list is displayed. | | | | | <tab></tab> | Select Field | The <tab> key is used to move between fields. For example, <tab> can be used to move from hours to minutes in the time item in the main menu.</tab></tab> | | | | | - | Change Value | The minus key on the keypad is used to change the value of the current item to the previous value. This key scrolls through the values in the associated pick list without displaying the full list. | | | | | + | Change Value | The plus key on the keypad is used to change the value of the current menu item to the next value. This key scrolls through the values in the associated pick list without displaying the full list. On 106-key Japanese keyboards, the plus key has a different scan code than the plus key on the other keyboards, but will have the same effect. | | | | | <f9></f9> | Setup Defaults | Pressing <f9> causes the following to display:</f9> | | | | | | | Load Optimized Defaults? Yes No | | | | | | | If "Yes" is highlighted and <enter> is pressed, all Setup fields are set to their default values. If "No" is highlighted and <enter> is pressed, or if the <esc> key is pressed, the user is returned to where they were before <f9> was pressed without affecting any existing field values.</f9></esc></enter></enter> | | | | | <f10></f10> | Save and Exit | Pressing <f10> causes the following message to display:</f10> | | | | | | | Save configuration and reset? | | | | | | | Yes No | | | | | | | If "Yes" is highlighted and <enter> is pressed, all changes are saved and the Setup is exited. If "No" is highlighted and <enter> is pressed, or the <esc> key is pressed, the user is returned to where they were before <f10> was pressed without affecting any existing values.</f10></esc></enter></enter> | | | | #### 5.3.1.4 Menu Selection Bar The Menu Selection Bar is located at the top of the BIOS Setup Utility screen. It displays the major menu selections available to the user. By using the left and right arrow keys, the user can select the menus listed here. Some menus are hidden and become available by scrolling off the left or right of the current selections. # 5.3.2 Server Platform Setup Utility Screens The following sections describe the screens available for the configuration of a server platform. The following sections use tables to describe the contents of each screen. These tables follow the following guidelines: - The Setup Item, Options, and Help Text columns in the tables document the text and values that are also displayed on the BIOS Setup screens. - In the Options column, the default values are displayed in bold. These values are not displayed in bold on the BIOS Setup screen. The bold text in this document is to serve as a reference point. - The Comments column provides additional information where it may be helpful. This information does not appear on the BIOS Setup screens. - Information enclosed in angular brackets (< >) in the screen shots identifies text that can vary, depending on the option(s) installed. For example <Current Date> is replaced by the actual current date. - Information enclosed in square brackets ([]) in the tables identifies areas where the user must type in text instead of selecting from a provided option. - Whenever information is changed (except Date and Time), the systems requires a save and reboot to take place. Pressing <ESC> discards the changes and boots the system according to the boot order set from the last boot. #### 5.3.2.1 Main Screen The Main screen is the first screen displayed when the BIOS Setup is entered, unless an error occurred. If an error occurred, the **Error Manager** screen displays instead. Figure 19. Setup Utility — Main Screen Display Table 16. Setup Utility — Main Screen Fields | Setup Item | Options | Help Text | Comments | |--------------|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Logged in as | | | Information only. Displays password level that setup is running in: Administrator or User. With no passwords set, Administrator is the default mode. | | Platform ID | | | Information only. Displays the Platform ID. | | System BIOS | | | · | | Version | | | Information only. Displays the current BIOS version. | | | | | xx = major version | | | | | yy = minor version | | | | | zzzz = build number | | Build Date | | | Information only. Displays the current BIOS build date. | | Memory | | | | | Setup Item | Options | Help Text | Comments | |------------------|-----------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Size | | | Information only. Displays the total physical memory installed in the system, in MB or GB. The term physical memory indicates the total memory discovered in the form of installed DDR-3 DIMMs. | | Quiet Boot | Enabled | [Enabled] – Display the logo screen | | | | Disabled | during POST. | | | | | [Disabled] – Display the diagnostic screen during POST. | | | POST Error Pause | Enabled | [Enabled] – Go to the Error | If enabled, the POST Error Pause | | | Disabled | Manager for critical POST errors. | option takes the system to the error manager to review the errors when | | | | [Disabled] – Attempt to boot and do not go to the Error Manager for critical POST errors. | major errors occur. Minor and fatal error displays are not affected by this setting. | | System Date | [Day of week<br>MM/DD/YYYY] | System Date has configurable fields for Month, Day, and Year. | | | | | Use [Enter] or [Tab] key to select the next field. | | | | | Use [+] or [-] key to modify the selected field. | | | System Time | [HH:MM:SS] | System Time has configurable fields for Hours, Minutes, and Seconds. | | | | | Hours are in 24-hour format. | | | | | Use [Enter] or [Tab] key to select the next field. | | | | | Use [+] or [-] key to modify the selected field. | | #### 5.3.2.2 Advanced Screen The Advanced screen provides an access point to configure several options. On this screen, the user selects the option they want to configure. Configurations are performed on the selected screen, and not directly on the Advanced screen. To access this screen from the Main screen, press the right arrow until the **Advanced** screen is selected. Figure 20. Setup Utility — Advanced Screen Display Table 17. Setup Utility — Advanced Screen Display Fields | Setup Item | Help Text | |-----------------------------------------------|--------------------------------------------------------------------------| | Processor Configuration | View/Configure processor information and settings. | | Memory Configuration | View/Configure memory information and settings. | | Mass Storage Controller Configuration | View/Configure mass storage controller information and settings. | | Serial Port Configuration | View/Configure serial port information and settings. | | USB Configuration | View/Configure USB information and settings. | | PCI Configuration | View/Configure PCI information and settings. | | System Acoustic and Performance Configuration | View/Configure system acoustic and performance information and settings. | #### 5.3.2.2.1 Processor Screen The Processor screen allows the user to view the processor core frequency, system bus frequency, and to enable or disable several processor options. This screen also allows the user to view information about a specific processor. To access this screen from the Main screen, select **Advanced > Processor**. Figure 21. Setup Utility — Processor Configuration Screen Display Table 18. Setup Utility — Processor Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |---------------------|---------|-----------|----------------------------------------------------------------------------| | Processor ID | | | Information only. Processor CPUID. | | Processor Frequency | | | Information only. Current frequency of the processor. | | Core Frequency | | | Information only. Frequency at which the processors are currently running. | | Setup Item | Options | Help Text | Comments | |-----------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------| | Microcode Revision | | | <b>Information only</b> . Revision of the loaded microcode. | | L1 Cache RAM | | | Information only. Size of the Processor L1 Cache. | | L2 Cache RAM | | | Information only. Size of the Processor L2 Cache | | L3 Cache RAM | | | Information only. Size of the Processor L3 Cache. | | Processor 1 Version | | | Information only. ID string from the Processor. | | Processor 2 Version | | | Information only. ID string from the Processor. | | Current Intel® QPI Link<br>Speed | | | Information only. Current speed the QPI Link is using. | | Intel <sup>®</sup> QPI Link<br>Frequency | | | Information only. Current frequency the QPI Link is using. | | Turbo Mode | <b>Enabled</b> Disabled | Turbo Mode allows the processor to automatically increase its frequency if it is running below power, temperature, and current specifications. | This option is only visible if all processors in the system support Turbo Mode. | | Enhanced Intel<br>SpeedStep <sup>®</sup> Technology | <b>Enabled</b> Disabled | Enhanced Intel SpeedStep® Technology allows the system to dynamically adjust processor voltage and core frequency, which can result in decreased average power consumption and decreased average heat production. | | | | | Contact your OS vendor regarding OS support of this feature. | | | Intel <sup>®</sup> Hyper-Threading Technology | <b>Enabled</b> Disabled | Intel <sup>®</sup> HT Technology allows multithreaded software applications to execute threads in parallel within each processor. | | | | | Contact your OS vendor regarding OS support of this feature. | | | Core Multi-Processing | All<br>1 | Enable 1, 2 or All cores of installed processors packages. | | | Execute Disable Bit | 2<br>Enabled | Execute Disable Bit can help prevent certain | | | Execute disable bit | Disabled | classes of malicious buffer overflow attacks. Contact your OS vendor regarding OS | | | Intel <sup>®</sup> Virtualization | Enabled | support of this feature. Intel® Virtualization Technology allows a | | | Technology | Disabled | platform to run multiple operating systems and applications in independent partitions. | | | | | <b>Note:</b> A change to this option requires the system to be powered off and then back on before the setting takes effect. | | | Intel <sup>®</sup> Virtualization Technology for Directed | Enabled<br><b>Disabled</b> | Enable/Disable Intel® Virtualization Technology for Directed I/O. | | | I/O | | Report the I/O device assignment to VMM through DMAR ACPI Tables | | | Setup Item | Options | Help Text | Comments | |---------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------| | Interrupt Remapping | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Interrupt Remapping support. | Only appears when Intel® Virtualization Technology for Directed I/O is enabled. | | Coherency Support | Enabled Disabled | Enable/Disable Intel® VT-d Coherency support. | Only appears when Intel®<br>Virtualization Technology for<br>Directed I/O is enabled. | | ATS Support | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Address Translation Services (ATS) support. | Only appears when Intel® Virtualization Technology for Directed I/O is enabled. | | Pass-through DMA<br>Support | <b>Enabled</b> Disabled | Enable/Disable Intel® VT-d Pass-through DMA support. | Only appears when Intel®<br>Virtualization Technology for<br>Directed I/O is enabled. | | Hardware Prefetcher | <b>Enabled</b> Disabled | Hardware Prefetcher is a speculative prefetch unit within the processor(s). Note: Modifying this setting may affect system performance. | | | Adjacent Cache Line<br>Prefetch | Enabled<br>Disabled | [Enabled] - Cache lines are fetched in pairs (even line + odd line). [Disabled] - Only the current cache line required is fetched. Note: Modifying this setting may affect system performance. | | | Direct Cache Access<br>(DCA) | <b>Enabled</b> Disabled | Allows processors to increase the I/O performance by placing data from I/O devices directly into the processor cache. | | #### 5.3.2.2.2 Memory Screen The Memory screen allows the user to view details about the system memory DDR-3 DIMMs that are installed. This screen also allows the user to open the Configure Memory RAS and Performance screen. To access this screen from the Main screen, select **Advanced > Memory**. Figure 22. Setup Utility — Memory Configuration Screen Display Table 19. Setup Utility — Memory Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |------------------|---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Total Memory | | | Information only. The amount of memory available in the system in the form of installed DDR-3 DIMMs, in units of MB or GB. | | Effective Memory | | | Information only. The amount of memory available to the operating system in MB or GB. | | | | | The Effective Memory is the difference between Total Physical Memory and the sum of all memory reserved for internal usage, RAS redundancy and SMRAM. This difference includes the sum of all DDR-3 DIMMs that failed Memory BIST during POST, or were disabled by the BIOS during memory discovery phase in order to optimize memory configuration. | | Setup Item | Options | Help Text | Comments | |------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------| | Current Configuration | | | <b>Information only</b> . Displays one of the following: | | | | | Independent Mode: System memory is configured for optimal performance and efficiency and no RAS is enabled. | | | | | <b>Mirror Mode</b> : System memory is configured for maximum reliability in the form of memory mirroring. | | | | | <b>Sparing Mode:</b> System memory is configured for RAS with optimal effective memory. | | Current Memory<br>Speed | | | Information only. Displays speed the memory is running at. | | Memory RAS and Performance Configuration | | Configure memory RAS (Reliability, Availability, and Serviceability) and view current memory performance information and settings. | Select to configure the memory RAS and performance. This takes the user to a different screen. | | DIMM_ XY | | | Displays the state of each DIMM socket present on the board. Each DIMM socket field reflects one of the following possible states: | | | | | Installed: There is a DDR-3 DIMM installed in this slot. | | | | | Not Installed: There is no DDR-3 DIMM installed in this slot. | | | | | <b>Disabled</b> : The DDR-3 DIMM installed in this slot was disabled by the BIOS to optimize memory configuration. | | | | | <b>Failed</b> : The DDR-3 DIMM installed in this slot is faulty / malfunctioning. | | | | | <b>Spare Unit</b> : The DDR-3 DIMM is functioning as a spare unit for memory RAS purposes. | | | | | <ul> <li>Note: X denotes the Channel<br/>Identifier and Y denotes the DIMM<br/>Identifier within the Channel.</li> </ul> | #### 5.3.2.2.2.1 Configure Memory RAS and Performance Screen The Configure Memory RAS and Performance screen allows the user to customize several memory configuration options, such as whether to use Memory Mirroring or Memory Sparing. To access this screen from the Main screen, select **Advanced > Memory > Configure Memory RAS** and **Performance**. Figure 23. Setup Utility — Configure RAS and Performance Screen Display Table 20. Setup Utility — Configure RAS and Performance Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------------------|------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------| | Memory Mirroring<br>Possible | Yes / No | | Information only. Only displayed on systems with chipsets capable of Memory Mirroring. | | Memory Sparing<br>Possible | Yes / No | | Information only | | Select Memory RAS<br>Configuration | Maximum<br>Performance | Available modes depend on the current memory population. | Only available if Mirroring or Sparing are possible. | | | Mirroring<br>Sparing | [Maximum Performance] - Optimizes system performance. | | | | Spanning . | [Mirroring] - Optimizes reliability<br>by using half of physical<br>memory as a backup. | | | | | [Sparing] - Improves reliability<br>by reserving memory for use as<br>a replacement in the event of a<br>DIMM failure. | | | NUMA Optimized | Enabled<br>Disabled | If enabled, BIOS includes ACPI tables that are required for NUMA aware Operating Systems. | | ## 5.3.2.2.3 Mass Storage Controller Screen The Mass Storage screen allows the user to configure the SATA/SAS controller when it is present on the baseboard, midplane, or backplane of an Intel system. To access this screen from the Main menu, select **Advanced > Mass Storage**. Figure 24. Setup Utility — Mass Storage Controller Configuration Screen Display Table 21. Setup Utility — Mass Storage Controller Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |---------------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------| | Intel(R) Entry SAS<br>RAID Module | <b>Enabled</b> Disabled | Enabled or Disable the Intel(R)<br>SAS Entry RAID Module | Unavailable if the SAS Module (AXX4SASMOD) is not present. | | Configure Intel(R) Entry<br>SAS RAID Module | LSI <sup>®</sup> Integrated<br>RAID<br>Intel <sup>®</sup> ESRTII | LSI® Integrated RAID - Supports<br>RAID 0, RAID 1, and RAID 1e, as<br>well as IT (JBOD) mode;<br>Intel® ESRTII - Intel® Embedded<br>Server RAID Technology II, which<br>supports RAID 0, RAID 1, RAID<br>10 and RAID 5 mode. RAID 5<br>support requires optional Software<br>RAID 5 Activation Key | Unavailable if the SAS Module (AXX4SASMOD) is disabled or not present. | | Onboard SATA<br>Controller | <b>Enabled</b> Disabled | Onboard Serial ATA (SATA) controller. | | | Setup Item | Options | Help Text | Comments | |-------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | SATA Mode | ENHANCED<br>COMPATIBILIT<br>Y | [ENHANCED] - Supports up to 6<br>SATA ports with IDE Native<br>Mode. | Disappears when the Onboard SATA Controller is disabled. | | | AHCI<br>SW RAID | [COMPATIBILITY] - Supports up to 4 SATA ports [0/1/2/3] with IDE Legacy mode and 2 SATA ports [4/5] with IDE Native Mode. | Changing this setting requires a reboot before you can set HDD boot order. | | | | [AHCI] - Supports all SATA ports using the Advanced Host Controller Interface. [SW RAID] - Supports configuration of SATA ports for RAID via RAID configuration software. | [SW RAID] option is unavailable when EFI Optimized Boot is Enabled. SW RAID can only be used in Legacy Boot mode. | | SATA Port 0 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 1 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 2 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 3 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 4 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | | SATA Port 5 | < Not Installed /<br>Drive<br>information> | | Information only. This field is unavailable when RAID Mode is enabled. | #### 5.3.2.2.4 Serial Ports Screen The Serial Ports screen allows the user to configure the Serial A [COM 1] and Serial B [COM2] ports. To access this screen from the Main screen, select **Advanced** > **Serial Port**. Figure 25. Setup Utility — Serial Port Configuration Screen Display Table 22. Setup Utility — Serial Ports Configuration Screen Fields | Setup Item | Options | Help Text | |------------|----------|----------------------------------------------------| | Serial A | Enabled | Enable or Disable Serial port A. | | Enable | Disabled | | | Address | 3F8h | Select Serial port A base I/O address. | | | 2F8h | | | | 3E8h | | | | 2E8h | | | IRQ | 3 | Select Serial port A interrupt request (IRQ) line. | | | 4 | | | Serial B | Enabled | Enable or Disable Serial port B. | | Enable | Disabled | | | Address | 3F8h | Select Serial port B base I/O address. | | | 2F8h | | | | 3E8h | | | | 2E8h | | | IRQ | 3 | Select Serial port B interrupt request (IRQ) line. | | | 4 | | #### 5.3.2.2.5 USB Configuration Screen The USB Configuration screen allows the user to configure the USB controller options. To access this screen from the Main screen, choose **Advanced** > **USB Configuration**. Figure 26. Setup Utility — USB Controller Configuration Screen Display Table 23. Setup Utility — USB Controller Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |-------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------| | Detected USB<br>Devices | | | <b>Information only.</b> Shows number of USB devices in the system. | | USB Controller | <b>Enabled</b> Disabled | [Enabled] - All onboard USB controllers are turned on and accessible by the OS. | | | | | [Disabled] - All onboard USB controllers are turned off and inaccessible by the OS. | | | Legacy USB<br>Support | Enabled Disabled Auto | USB device boot support and PS/2 emulation for USB keyboard and USB mouse devices. [Auto] - Legacy USB support is enabled if a USB device is attached. | Grayed out if the USB Controller is disabled. | | Port 60/64<br>Emulation | <b>Enabled</b> Disabled | I/O port 60h/64h emulation support. Note: This may be needed for legacy USB keyboard support when using an OS that is USB unaware. | Grayed out if the USB Controller is disabled. | | Setup Item | Options | Help Text | Comments | |-------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Make USB | Enabled | Exclude USB in Boot Table. | Grayed out if the USB Controller is | | Devices Non-<br>Bootable | Disabled | [Enabled] - This removes all USB Mass Storage devices as Boot options. | disabled. | | | | [Disabled] - This allows all USB Mass Storage devices as Boot options. | | | Device Reset | 10 sec | USB Mass Storage device Start Unit command timeout. | Grayed out if the USB Controller is | | timeout | 20 sec | Setting to a larger value provides more time for a mass | disabled. | | | 30 sec | storage device to be ready, if needed. | | | | 40 sec | | | | One line for each mass storage device in system | Auto<br>Floppy<br>Forced FDD<br>Hard Disk<br>CD-ROM | [Auto] - USB devices less than 530 MB are emulated as floppies. [Forced FDD] - HDD formatted drive are emulated as a FDD (e.g., ZIP drive). | Hidden if no USB Mass storage devices are installed. Grayed out if the USB Controller is disabled. This setup screen can show a maximum of eight devices on this screen. If more than eight devices are installed in the system, the 'USB Devices Enabled' displays the correct count, but only displays the first eight devices. | | USB 2.0 | Enabled | Onboard USB ports are enabled to support USB 2.0 mode. | Grayed out if the USB Controller is | | controller | Disabled | Contact your OS vendor regarding OS support of this feature. | disabled. | ## 5.3.2.2.6 PCI Screen The PCI Screen allows the user to configure the PCI add-in cards, onboard NIC controllers, and video options. To access this screen from the Main screen, select **Advanced** > **PCI**. Figure 27. Setup Utility — PCI Configuration Screen Display Table 24. Setup Utility — PCI Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |-----------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------| | Maximize Memory below 4GB | Enabled <b>Disabled</b> | If enabled. the BIOS maximizes usage of memory below 4 GB for OS without PAE by limiting PCIE Extended Configuration Space to 64 buses. | | | Memory Mapped I/O above 4GB | Enabled <b>Disabled</b> | Enable or disable memory mapped I/O of 64-bit PCI devices to 4 GB or greater address space. | | | Onboard Video | <b>Enabled</b> Disabled | Onboard video controller. Warning: System video is completely disabled if this option is disabled and an add-in video adapter is not installed. | When disabled, the system requires an add-in video card in order for the video to be seen. | | Dual Monitor Video | Enabled<br><b>Disabled</b> | If enabled. both the onboard video controller and an add-in video adapter are enabled for system video. The onboard video controller becomes the primary video device. | | | Onboard NIC1 ROM | <b>Enabled</b> Disabled | If enabled. loads the embedded option ROM for the onboard network controllers. Warning: If [Disabled] is selected, NIC1 cannot be used to boot or wake the system. | | | Onboard NIC2 ROM | <b>Enabled</b> Disabled | If enabled. loads the embedded option ROM for the onboard network controllers. Warning: If [Disabled] is selected, NIC2 cannot be used to boot or wake the system. | | | Onboard NIC iSCSI<br>ROM | Enabled<br>Disabled | If enabled. loads the embedded option ROM for the onboard network controllers. Warning: If [Disabled] is selected, NIC1 and NIC2 cannot be used to boot or wake the system. | This option is grayed out and not accessible if either the NIC1 or NIC2 ROMs are enabled. | | Setup Item | Options | Help Text | Comments | |-------------------|------------------|-----------|-----------------------------------------------------| | NIC 1 MAC Address | No entry allowed | | Information only. 12 hex digits of the MAC address. | | NIC 2 MAC Address | No entry allowed | | Information only. 12 hex digits of the MAC address. | #### 5.3.2.2.7 System Acoustic and Performance Configuration The System Acoustic and Performance Configuration screen allows the user to configure the thermal characteristics of the system. To access this screen from the Main screen, select **Advanced > System Acoustic and Performance Configuration**. Figure 28. Setup Utility — System Acoustic and Performance Configuration Screen Display Table 25. Setup Utility - System Acoustic and Performance Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |----------------|-------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------| | Set Throttling | Auto | [Auto] – Auto Throttling mode. | Note: The OLTT | | Mode | CLTT | [CLTT] – Closed Loop Thermal Throttling Mode. | option is shown only | | | OLTT | [OLTT] – Open Loop Thermal Throttling Mode. | for informational purposes. If the user selects OLTT, the system overrides that selection if it can support CLTT. | | Altitude | 300m or less | [300m or less] (980ft or less) | Note: this item does | | | 301m-900m | Optimal performance setting near sea level. | not appear on some | | | 901m-1500m | [301m - 900m] (980ft - 2950ft) | models. | | | Higher than 1500m | Optimal performance setting at moderate elevation. | | | | | [901m - 1500m] (2950ft - 4920ft) | | | | | Optimal performance setting at high elevation. | | | | | [Higher than 1500m] (4920ft or greater) | | | | | Optimal performance setting at the highest elevations. | | | Setup Item | Options | Help Text | Comments | |-----------------|-------------|------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | Set Fan Profile | Performance | [Performance] - Fan control provides primary system | This option is grayed | | | Acoustics | cooling before attempting to throttle memory. | out if CLTT is enabled. | | | | [Acoustic] - The system will favor using throttling of memory over boosting fans to cool the system if thermal thresholds are met. | enabled. | ### 5.3.2.3 Security Screen The Security screen allows the user to enable and set the user and administrative password. This is done to lock out the front panel buttons so they cannot be used. This screen also allows the user to enable and activate the Trusted Platform Module (TPM) security settings. To access this screen from the Main screen, select **Security**. Figure 29. Setup Utility — Security Configuration Screen Display Table 26. Setup Utility — Security Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |------------------------|------------------------------------------------------------------------------|-----------|-------------------------------------------| | Administrator Password | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> | | Information only. Indicates | | Status | Not Installed> | | the status of the administrator password. | | User Password Status | <installed< td=""><td></td><td>Information only. Indicates</td></installed<> | | Information only. Indicates | | | Not Installed> | | the status of the user password. | | Setup Item | Options | Help Text | Comments | |-------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Administrator<br>Password | [123aBcD] | Administrator password is used to control change access in BIOS Setup Utility. Only alphanumeric characters can be used. Maximum length is 7 characters. It is case sensitive. Note: Administrator password must be set in order to use the user account. | This option is only to control access to the setup. Administrator has full access to all the setup items. Clearing the Administrator password also clears the user password. | | Set User Password | [123aBcD] | User password is used to control entry access to BIOS Setup Utility. Only alphanumeric characters can be used. Maximum length is 7 characters. It is case sensitive. Note: Removing the administrator password also automatically removes the user password. | Available only if the administrator password is installed. This option only protects the setup. User password only has limited access to the setup items. | | Front Panel Lockout | Enabled<br>Disabled | If enabled, locks the power button and reset button on the system's front panel. If [Enabled] is selected, power and reset must be controlled via a system management interface. | | | TPM State | Enabled and<br>Activated<br>Enabled and<br>Deactivated<br>Disabled and<br>Activated<br>Disabled and<br>Deactivated | | Information only. Shows the current TPM device state. A disabled TPM device does not execute commands that use the TPM functions and TPM security operations are not available. An enabled and deactivated TPM is in the same state as a disabled TPM except setting of the TPM ownership is allowed if not present already. An enabled and activated TPM executes all commands that use the TPM functions and TPM security operations are also available. | | TPM Administrative<br>Control | No Operation<br>Turn On<br>Turn Off<br>Clear Ownership | [No Operation] - No changes to current state. [Turn On] - Enables and activates TPM. [Turn Off] - Disables and deactivates TPM. [Clear Ownership] - Removes the TPM ownership authentication and returns the TPM to a factory default state. Note: The BIOS setting returns to [No Operation] on every boot cycle by default. | | ## 5.3.2.4 Server Management Screen The Server Management screen allows the user to configure several server management features. This screen also provides an access point to the screens for configuring console redirection and displaying system information. To access this screen from the Main screen, select **Server Management**. | M | lain | Advance<br>d | Security | Server Management | <b>Boot Options</b> | Boot Manager | |-----------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------|--------------| | Ass<br>Re | sert NN<br>sume o | MI on SERR MI on PERR on AC Power stem Event Lo | | Enabled / Disabled<br>Enabled / Disabled<br>Stay Off / Last state<br>Enabled / Disabled | / Reset | | | FR | B-2 En | able | | Enabled / Disabled | | | | O/S | O/S Boot Watchdog Timer O/S Boot Watchdog Timer Policy O/S Boot Watchdog Timer Timeout ACPI 1.0 Support | | Enabled / <b>Disabled</b> Power off / Reset 5 minutes / 10 minutes / 15 minutes / 20 minutes Enabled / <b>Disabled</b> | | 20 minutes | | | Plu | ıg & Pla | ay BMC Dete | ction | Enabled / <b>Disabled</b> | | | | | | le Redirectior<br>n Information | 1 | | | | Figure 30. Setup Utility — Server Management Configuration Screen Display Table 27. Setup Utility — Server Management Configuration Screen Fields | Setup Item | Options | Help Text | Comments | |--------------------|------------|-------------------------------------------------------------------------------------------------|----------| | Assert NMI on SERR | Enabled | On SERR, generate an NMI and log an error. | | | | Disabled | <b>Note:</b> [Enabled] must be selected for the Assert NMI on PERR setup option to be visible. | | | Assert NMI on PERR | Enabled | On PERR, generate an NMI and log an error. | | | | Disabled | <b>Note:</b> This option is only active if the Assert NMI on SERR option is [Enabled] selected. | | | Resume on AC Power | Stay Off | System action to take on AC power loss recovery. | | | Loss | Last state | [Stay Off] - System stays off. | | | | Reset | [Last State] - System returns to the same state before the AC power loss. | | | | | [Reset] - System powers on. | | | Setup Item | Options | Help Text | Comments | |----------------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | Clear System Event | Enabled | If enabled, clears the System Event Log. All current | | | Log | Disabled | entries will be lost. | | | | | <b>Note:</b> This option is reset to [Disabled] after a reboot. | | | FRB-2 Enable | Enabled | Fault Resilient Boot (FRB). | | | | Disabled | If enabled, the BIOS programs the BMC watchdog timer for approximately 6 minutes. If the BIOS does not complete POST before the timer expires, the BMC resets the system. | | | O/S Boot Watchdog<br>Timer | Enabled<br>Disabled | If enabled, the BIOS programs the watchdog timer with the timeout value selected. If the OS does not complete booting before the timer expires, the BMC resets the system and an error is logged. Requires OS support or Intel Management Software. | | | O/S Boot Watchdog | Power Off | If the OS boot watchdog timer is enabled, this is the | Grayed out when O/S Boot | | Timer Policy | Reset | system action taken if the watchdog timer expires. | Watchdog Timer is disabled. | | | | [Reset] - System performs a reset. | disabled. | | | | [Power Off] - System powers off. | | | O/S Boot Watchdog | 5 minutes | If the OS watchdog timer is enabled, this is the | Grayed out when O/S Boot | | Timer Timeout | 10 minutes | timeout value used by the BIOS to configure the watchdog timer. | Watchdog Timer is disabled. | | | 15 minutes | waterlady timer. | disabled. | | | 20 minutes | | | | Plug & Play BMC | Enabled | If enabled, the BMC is detectable by OSs that support | | | Detection | Disabled | plug and play loading of an IPMI driver. Do not enable if your OS does not support this driver. | | | ACPI 1.0 Support | Enabled | [Enabled] - Publish ACPI 1.0 version of FADT in Root | Needs to be [Enabled] for | | | Disabled | System Description Table. | Windows 2000 support. | | | | May be required for compatibility with OS versions that only support ACPI 1.0. | | | Console Redirection | | View/Configure console redirection information and settings. | Takes the user to the Console Redirection screen. | | System Information | | View system information | Takes the user to the System Information screen. | #### 5.3.2.4.1 Console Redirection Screen The Console Redirection screen allows the user to enable or disable console redirection and to configure the connection options for this feature. To access this screen from the Main screen, select **Server Management > Console Redirection**. Figure 31. Setup Utility — Console Redirection Screen Display Table 28. Setup Utility — Console Redirection Configuration Fields | Setup Item | Options | Help Text | |---------------------|-------------------------------|--------------------------------------------------------------------------------------------| | Console Redirection | <b>Disabled</b> Serial Port A | Console redirection allows a serial port to be used for server management tasks. | | | Serial Port B | [Disabled] - No console redirection. | | | | [Serial Port A] - Configure serial port A for console redirection. | | | | [Serial Port B] - Configure serial port B for console redirection. | | | | Enabling this option disables the display of the Quiet Boot logo screen during POST. | | Flow Control | None | Flow control is the handshake protocol. | | | RTS/CTS | Setting must match the remote terminal application. | | | | [None] - Configure for no flow control. | | | | [RTS/CTS] - Configure for hardware flow control. | | Baud Rate | 9600 | Serial port transmission speed. Setting must match | | | 19.2K | the remote terminal application. | | | 38.4K | | | | 57.6K | | | | 115.2K | | | Terminal Type | PC-ANSI | Character formatting used for console redirection. | | | VT100 | Setting must match the remote terminal application. | | | VT100+ | | | | VT-UTF8 | | | Legacy OS | Disabled | This option enables legacy OS redirection (i.e., DOS) | | Redirection | Enabled | on serial port. If it is enabled, the associated serial port is hidden from the legacy OS. | ## 5.3.2.5 Server Management System Information Screen The Server Management System Information screen allows the user to view part numbers, serial numbers, and firmware revisions. To access this screen from the Main screen, select **Server Management > System Information**. Figure 32. Setup Utility — Server Management System Information Screen Display Table 29. Setup Utility — Server Management System Information Fields | Setup Item | Comments | |-----------------------|------------------| | Board Part Number | Information only | | Board Serial Number | Information only | | System Part Number | Information only | | System Serial Number | Information only | | Chassis Part Number | Information only | | Chassis Serial Number | Information only | | BMC Firmware Revision | Information only | | HSC Firmware Revision | Information only | | ME Firmware Revision | Information only | | SDR Revision | Information only | | UUID | Information only | #### 5.3.2.6 Boot Options Screen The Boot Options screen displays any bootable media encountered during POST, and allows the user to configure desired boot device. To access this screen from the Main screen, choose **Boot Options**. Figure 33. Setup Utility — Boot Options Screen Display Table 30. Setup Utility — Boot Options Screen Fields | Setup Item | Options | Help Text | Comments | |--------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------| | Boot Timeout | <b>0</b> - 65535 | The number of seconds the BIOS should pause at the end of POST to allow the user to press the [F2] key for entering the BIOS Setup utility. Valid values are 0-65535. Zero is the default. A value of 65535 causes the system to go to the Boot Manager menu and wait for user input for every system boot. | After entering the preferred timeout value, press the Enter key to register that timeout value to the system. These settings are in seconds. | 81 | Setup Item | Options | Help Text | Comments | |-----------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------| | Boot Option #x | Available boot devices. | Set system boot order by selecting the boot option for this position. | | | Hard Disk Order | | Set the order of the legacy devices in this group. | Appears when 1 or more hard disk drives are in the system. | | CDROM Order | | Set the order of the legacy devices in this group. | Appears when 1 or more CD-ROM drives are in the system. | | Floppy Order | | Set the order of the legacy devices in this group. | Appears when 1 or more floppy drives are in the system. | | Network Device Order | | Set the order of the legacy devices in this group. | Appears when 1 or more of these devices are available in the system. | | BEV Device Order | | Set the order of the legacy devices in this group. | Appears when 1 or more of these devices are available in the system. | | Add New Boot Option | | Add a new EFI boot option to the boot order. | This option is only displayed if an EFI bootable device is available to the system (for example, a USB drive). | | Delete Boot Option | | Remove an EFI boot option from the boot order. | If the EFI shell is deleted, it is restored on the next system reboot. It cannot be permanently deleted. | | EFI Optimized Boot | Enabled<br>Disabled | If enabled, the BIOS only loads modules required for booting EFI-aware Operating Systems. | Grayed out when [SW<br>RAID] SATA Mode is<br>Enabled. SW RAID can only<br>be used in Legacy Boot<br>mode. | | Use Legacy Video for EFI OS | Enabled<br>Disabled | If enabled, the BIOS will use the legacy video ROM instead of the EFI video ROM. | Only appears when EFI Optimized Boot is enabled. | | Boot Option Retry | Enabled<br><b>Disabled</b> | If enabled, this continually retries non-<br>EFI-based boot options without<br>waiting for user input. | | | USB Boot Priority | <b>Enabled</b> Disabled | If enabled newly discovered USB devices will be put to the top of their boot device category. If disabled newly discovered USB devices will be put at the bottom of the respective list | This option enables or disables the "USB Reorder" functionality. | If all types of bootable devices are installed in the system, then the default boot order is: - 1. CD/DVD-ROM - 2. Floppy Device - 3. HDD Device - 4. PXE device - 5. BEV (Boot Entry Vector) Device - 6. EFI Shell #### 5.3.2.6.1 Add New Boot Option Screen The Add Boot Option screen allows the user to remove an EFI boot option from the boot order. To access this screen from the Main screen, select **Boot Options** > **Delete Boot Options**. Figure 34. Setup Utility — Add New Boot Option Screen Display | Setup Item | Options | Help Text | |-----------------------|--------------------------------|---------------------------------------------| | Add boot option label | | Create the label for the new boot option. | | Select File system | Select one from list provided. | Select one file system from the list. | | Path for boot option | | Enter the path to boot option in the format | | | | \path\filename.efi | | Save | | Save the boot option. | Table 31. Setup Utility — Add New Boot Option Fields #### 5.3.2.6.2 Delete Boot Option Screen The Delete Boot Option screen allows the user to remove an EFI boot option from the boot order. To access this screen from the Main screen, select **Boot Options** > **Delete Boot Options**. Figure 35. Setup Utility — Delete Boot Option Screen Display Table 32. Setup Utility — Delete Boot Option Fields | Setup Item | Options | Help Text | |--------------------|----------------------|------------------------------------| | Delete Boot Option | Select one to Delete | Remove an EFI boot option from the | | | Internal EFI Shell | boot order. | #### 5.3.2.6.3 Hard Disk Order Screen The Hard Disk Order screen allows the user to control the hard disks. To access this screen from the Main screen, select **Boot Options** > **Hard Disk Order**. Figure 36. Setup Utility — Hard Disk Order Screen Display Table 33. Setup Utility — Hard Disk Order Fields | Setup Item | Options | Help Text | |--------------|----------------------------------------------------------|-----------------------------------------------------------------------| | Hard Disk #1 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | | Hard Disk #2 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | #### 5.3.2.6.4 CDROM Order Screen The CDROM Order screen allows the user to control the CDROM devices. To access this screen from the Main screen, choose **Boot Options** > **CDROM Order**. Figure 37. Setup Utility — CDROM Order Screen Display Table 34. Setup Utility — CDROM Order Fields | Setup Item | Options | Help Text | |------------|----------------------------------------------------------|-----------------------------------------------------------------------| | CDROM #1 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | | CDROM #2 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | #### 5.3.2.6.5 Floppy Order Screen The Floppy Order screen allows the user to control the floppy drives. To access this screen from the Main screen, select **Boot Options** > **Floppy Order**. Figure 38. Setup Utility — Floppy Order Screen Display Table 35. Setup Utility — Floppy Order Fields | Setup Item | Options | Help Text | |----------------|----------------------------------------------------------|-----------------------------------------------------------------------| | Floppy Disk #1 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | | Floppy Disk #2 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | #### 5.3.2.6.6 Network Device Order Screen The Network Device Order screen allows the user to control the network bootable devices. To access this screen from the Main screen, select **Boot Options** > **Network Device Order**. Figure 39. Setup Utility — Network Device Order Screen Display Table 36. Setup Utility — Network Device Order Fields | Setup Item | Options | Help Text | |-------------------|----------------------------------------------------------|-----------------------------------------------------------------------| | Network Device #1 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | | Network Device #2 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | #### 5.3.2.6.7 BEV Device Order Screen The BEV Device Order screen allows the user to control the BEV bootable devices. To access this screen from the Main screen, select **Boot Options** > **BEV Device Order**. Figure 40. Setup Utility — BEV Device Order Screen Display Table 37. Setup Utility — BEV Device Order Fields | Setup Item | Options | Help Text | |---------------|----------------------------------------------------------|-----------------------------------------------------------------------| | BEV Device #1 | Available<br>Legacy devices<br>for this Device<br>group. | Set system boot order by selecting the boot option for this position. | | BEV Device #2 | Available Legacy devices for this Device group. | Set system boot order by selecting the boot option for this position. | #### 5.3.2.7 Boot Manager Screen The Boot Manager screen allows the user to view a list of devices available for booting, and to select a boot device for immediately booting the system. To access this screen from the Main screen, select Boot Manager. Figure 41. Setup Utility — Boot Manager Screen Display Table 38. Setup Utility — Boot Manager Screen Fields | Setup Item | Help Text | | |--------------------|-------------------------------------------------------------------------------------------------------------------------------------------|--| | Internal EFI Shell | Select this option to boot now. | | | | <b>Note:</b> This list is not the system boot option order. Use the Boot Options menu to view and configure the system boot option order. | | | Boot Device #x | Select this option to boot now. | | | | <b>Note:</b> This list is not the system boot option order. Use the Boot Options menu to view and configure the system boot option order. | | #### 5.3.2.8 Error Manager Screen The Error Manager screen displays any errors encountered during POST. Figure 42. Setup Utility — Error Manager Screen Display Table 39. Setup Utility — Error Manager Screen Fields | Setup Item | Comments | |------------------------|------------------------------------------------------------------| | Displays System Errors | Information only. Displays errors that occurred during the POST. | #### 5.3.2.9 Exit Screen The Exit screen allows the user to choose whether to save or discard the configuration changes made on the other screens. It also allows the user to restore the server to the factory defaults or to save or restore them to set of user-defined default values. If Load Default Values is selected, the factory default settings (noted in bold in the tables in this chapter) are applied. If Load User Default Values is selected, the system is restored to previously-saved, user-defined default values. Figure 43. Setup Utility — Exit Screen Display Table 40. Setup Utility — Exit Screen Fields | Setup Item | Help Text | Comments | | |--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--| | Save Changes and Exit | Exit the BIOS Setup utility after saving changes. The system reboots if required. | User is prompted for confirmation only if any of the setup fields were | | | | The [F10] key can also be used. | modified. | | | Discard Changes and Exit | Exit the BIOS Setup utility without saving changes. The [Esc] key can also be used. | User is prompted for confirmation only if any of the setup fields were modified. | | | Save Changes | Save changes without exiting the BIOS Setup Utility. | User is prompted for confirmation only if any of the setup fields were | | | | <b>Note:</b> Saved changes may require a system reboot before taking effect. | modified. | | | Discard Changes | Discard changes made since the last Save Changes operation was performed. | User is prompted for confirmation only if any of the setup fields were modified. | | | Load Default Values | Load factory default values for all BIOS Setup utility options. | User is prompted for confirmation. | | | | The [F9] key can also be used. | | | | Setup Item | Help Text | Comments | |--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------| | Save as User Default<br>Values | Save current BIOS Setup utility values as custom user default values. If needed, the user default values can be restored via the Load User Default Values option below. | User is prompted for confirmation. | | | <b>Note:</b> Clearing the CMOS or NVRAM causes the user default values to be reset to the factory default values. | | | Load User Default<br>Values | Load user default values. | User is prompted for confirmation. | # 5.4 Loading BIOS Defaults Different mechanisms exist for resetting the system configuration to the default values. When a request to reset the system configuration is detected, the BIOS loads the default system configuration values during the next POST. You can send the request to reset the system to the defaults using the following ways: - Pressing <F9> from within the BIOS Setup utility. - Moving the clear system configuration jumper. - IPMI command (set System Boot options command) - Int15 AX=DA209 - Choosing Load User Defaults from the Exit page of the BIOS Setup loads user set defaults instead of the BIOS factory defaults. The recommended steps to load the BIOS defaults are: - 1. Power down the system (Do not remove AC power). - 2. Move the Clear CMOS jumper from pins 1-2 to pins 2-3. - 3. Move the Clear CMOS jumper from pins 2-3 to pins 1-2. - 4. Power up the system. # 6. Connector / Header Locations and Pin-outs # **6.1 Board Connectors** **Table 41. Board Connector Matrix** | Connector | Quantity | Reference Designators | Connector Type | Pin Count | |------------------|----------|---------------------------------------------|-----------------------------------------------|-----------| | Memory | 8 | J1D1,J1D2,J1D3,J1D4,J8K2,J8K1,J9K2,J9<br>K3 | DDR3 DIMM Sockets | 240x8 | | PCI Express* x8 | 3 | J4B1,J4B2,J5B1 | Card Edge | 98x3 | | PCI Express* x4 | 1 | J2B2 | Card Edge | 64 | | PCI 32/33 | 1 | J3B1 | Card Edge | 120 | | SATA | 6 | J1B4,J1B3,J1A2,J1B1,J1B2,J2B1 | App-specific Plug | 7x6 | | SGPIO | 1 | J1C1 | Header | 4 | | IPMB | 2 | J8B1 | Header | 4 | | HSBP | 1 | J9B1 | Header | 4 | | Fans | 5 | J3K1,J7K2,J3K2,J8K3,J8B4 | Header | 4x5 | | RMM3 | 1 | J3C1 | RMM3 connector | 34 | | Power Supply | 3 | J9B3 | Header | 24 | | | | J7K1 | | 8 | | | | J9E1 | | 5 | | USB | 4 | J1A3 | Dual USB/LAN Connector on | 10 | | | | J2A2 | the rear panel; dual USB headers on the board | 10 | | | | J5A1 | | 22 | | | | J6A1 | | 22 | | VGA | 1 | J7A1 | Connector | 15 | | Serial Port | 2 | J8A1 | DB-9 rear connector | 9 | | | | J9A1 | 2x5 Header | 10 | | GigE | 2 | J5A1 | USB/LAN combo connector | 22 | | | | J6A1 | | 22 | | Front Panel | 1 | J9E2 | Header | 24 | | SATA Key | 1 | J7B1 | Header | 3 | | Intrusion Detect | 1 | J8B3 | Header | 2 | | Battery | 1 | | Battery Holder | 2 | ## **6.2 Power Connectors** The main power supply connection has an SSI-compliant 2x12 pin connector (J9B3). In addition, there are two additional power related connectors: - One SSI-compliant 2x4 pin power connector (J7K1), which provides 12 V power to the CPU Voltage Regulators and Memory. - One SSI-compliant 1x5 pin connector(J9C1), which provides I2C monitors to the power supply. The following tables define the connector pin-outs. Table 42. EPS12V 2x12 Connector (J9B3) | Pin | Signal Name | Color | Pin | Signal Name | Color | |-----|-------------|--------|-----|-------------|--------| | 1 | +3.3V | Orange | 13 | +3.3V | Orange | | 2 | +3.3V | Orange | 14 | -12V | Blue | | 3 | GND | Black | 15 | GND | Black | | 4 | +5V | Red | 16 | PS_ON | Green | | 5 | GND | Black | 17 | GND | Black | | 6 | +5V | Red | 18 | GND | Black | | 7 | GND | Black | 19 | GND | Black | | 8 | PWR_GD | Gray | 20 | NC | N/A | | 9 | 5VSB | Purple | 21 | +5V | Red | | 10 | +12V | Yellow | 22 | +5V | Red | | 11 | +12V | Yellow | 23 | +5V | Red | | 12 | +3.3V | Orange | 24 | GND | Black | Table 43. EPS12V 2x4 Connector (J7K1) | Pin | Signal Name | Color | Pin | Signal Name | Color | |-----|-------------|-------|-----|-------------|--------| | 1 | GND | Black | 5 | +12V | Yellow | | 2 | GND | Black | 6 | +12V | Yellow | | 3 | GND | Black | 7 | +12V | Yellow | | 4 | GND | Black | 8 | +12V | Yellow | Signal Name Pin Signal Name SMB\_PWR\_3V3SB\_CLK 1 White 2 SMB\_PWR\_3V3SB\_DAT Yellow 3 NC N/A **GND** Black 4 5 3.3V SENSE+ Orange Table 44. EPS12V 1x5 Connector (J9E1) # 6.3 Riser Card Slot The Intel® Sever Board S5500BC have one riser card slot (J4B2). The riser card slot supports one low-profile half-length PCI Express\* 2.0 x8 add-in card. Table 45. Low-profile PCI Riser Card Pin-out (J3C1) | Pin | Name | Slot | Name | Pin | |-----|---------|------|----------|-----| | B1 | 12V | | PRSNT1# | A1 | | B2 | 12V | | 12V | A2 | | В3 | 12V | | 12V | A3 | | B4 | GND | ] | GND | A4 | | B5 | SMCLK | ] | JTAG2 | A5 | | B6 | SMDATA | ] | JTAG3 | A6 | | B7 | GND | | INTRU# | A7 | | B8 | 3.3V | | JTAG5 | A8 | | B9 | JTAG1 | | 3.3V | A9 | | B10 | 3.3VAux | | 3.3V | A10 | | B11 | WAKE# | | PERST# | A11 | | | | Key | | | | B12 | 3.3V | | GND | A12 | | B13 | GND | | REFCLK1+ | A13 | | B14 | PETxP0 | | REFCLK1- | A14 | | B15 | PETxN0 | | GND | A15 | | B16 | GND | | PERxP0 | A16 | | B17 | PRSNT2# | | PERxN0 | A17 | | B18 | GND | | GND | A18 | | B19 | PETxP1 | | 3.3V | A19 | | B20 | PETxN1 | | GND | A20 | | B21 | GND | | PERxP1 | A21 | | B22 | GND | | PERxN1 | A22 | | B23 | PETxP2 | | GND | A23 | | B24 | PETxN2 | | GND | A24 | | B25 | GND | | PERxP2 | A25 | | B26 | GND | | PERxN2 | A26 | | B27 | PETxP3 | | GND | A27 | | B28 | PETxN3 | | GND | A28 | | B29 | GND | | PERxP3 | A29 | | B30 | 3.3V | | PERxN3 | A30 | | B31 | PRSNT2# | | GND | A31 | | B32 | GND | | | A32 | | B33 | PETxP4 | | | A33 | | Pin | Name | Slot | Name | Pin | |-----|----------|------|--------|-----| | B34 | PETxN4 | | GND | A34 | | B35 | GND | | PERxP4 | A35 | | B36 | GND | | PERxN4 | A36 | | B37 | PETxP5 | | GND | A37 | | B38 | PETxN5 | | GND | A38 | | B39 | GND | | PERxP5 | A39 | | B40 | GND | | PERxN5 | A40 | | B41 | PETxP6 | | GND | A41 | | B42 | PETxN6 | | GND | A42 | | B43 | GND | | PERxP6 | A43 | | B44 | GND | | PERxN6 | A44 | | B45 | PETxP7 | | GND | A45 | | B46 | PETxN7 | | GND | A46 | | B47 | GND | | PERxP7 | A47 | | B48 | PRSNT2# | | PERxN7 | A48 | | B49 | PE Strap | | GND | A49 | ## 6.4 RMM3 Connector The Intel® Sever Board S5500BC provides a connector (J3C1) to support a RMM3 card. The RMM3 card provides the Integrated BMC with an additional dedicated network interface. The dedicated interface uses a separate LAN channel. The RMM3 provides additional flash storage for advanced features such as the WS-MAN. The following table shows the pin-out settings for this connector. Table 46. RMM3 Connector Pin-out (J3C1) | Pin | Signal Name | Pin | Signal Name | |-----|-------------|-----|-----------------------| | 1 | P3V3 | 2 | RMI_IBMC_MAC_MDIO | | 3 | P3V3 | 4 | RMII_IBMC_MAC_MDC | | 5 | GND | 6 | RMII_IBMC_GCM4_RXD<1> | | 7 | GND | 8 | RMII_IBMC_GCM4_RXD<0> | | 9 | GND | 10 | RMII_IBMC_GCM4_CRS_DV | | 11 | GND | 12 | CLK_50M_GCM4 | | 13 | GND | 14 | RMII_IBMC_GCM4_RX_ER | | 15 | GND | 16 | RMII_IBMC_GCM4_TX_EN | | 17 | GND | 18 | Key | | 19 | GND | 20 | RMII_IBMC_GCM4_TXD<0> | | 21 | GND | 22 | RMII_IBMC_GCM4_TXD<1> | | 23 | P3V3 | 24 | SPI_IBMC_BK_CS_N | | 25 | P3V3 | 26 | TP_GCM4_P26 | | 27 | P3V3 | 28 | SPI_IBMC_BK_DO | | 29 | GND | 30 | SPI_IBMC_BK_CLK | | 31 | GND | 32 | SPI_IBMC_BK_DI | | 33 | GND | 34 | FM_GCM4_PRSNT_N | #### 6.5 SSI Front Panel Connector The Intel® Server Board S5500BC provides a 24-pin SSI control panel connector (J9E2) for use with a non-Intel chassis. Several LEDs, such as the power status LED, HDD LED, and LAN status LED, are provided on the front panel to provide a visual status. The following table provides the pin-out information for this connector. Control Panel Pin-out Pin Signal Name Signal Name Pin 1 P3V3\_STBY 2 P3V3\_STBY 3 Key 4 P5V\_STBY FP\_ID\_LED\_R1\_N 5 FP\_PWR\_LED\_N\_R 6 ID 7 P3V3 ((HDD Activity LED 8 LED STATUS GREEN R N LED Anode) 00 System HDD 9 LED\_HDD\_ACTIVITY\_R\_N 10 LED\_STATUS\_AMBER\_R\_N LED Fault 00 00 11 FP\_PWR\_BTN\_R\_N P3V3 STBY Power NIC 1 Button <sup>□</sup> Link/Act 00 GND(Power Button GND) 13 14 LED\_NIC1\_LINK\_ACT\_BUF\_R\_N 00 Reset 15 RST\_IBMC\_RST\_BTN\_N 16 SMB\_SEN\_3V3SB\_DAT SM Bus Button 00 17 GND (Reset GND) Chassis SMB\_SEN\_3V3SB\_DAT 18 00 D Button -Intrusion Temp FP\_ID\_BTN\_R\_N FM\_IBMC\_INTRUDER\_HDR 19 00 NIC 2 Sensor Link/Act 00 21 PU\_FM\_SIO\_TEMP\_SENSOR NM 22 P3V3\_STBY 23 24 23 FP\_NMI\_BTN\_R\_N LED\_NIC0\_LINK\_ACT\_BUF\_R\_N Table 47. Front Panel SSI Standard 24-pin Connector Pin-out (J9E2) #### 6.6 I/O Connector Pin-out Definition #### 6.6.1 VGA Connector The following table details the pin-out of the VGA connector (J7A1). **Table 48. VGA Connector Pin-out (J7A1)** | Pin | Signal Name | |-----|-------------| | 1 | VGA_RED | | 2 | VGA_GREEN | | 3 | VGA_BLUE | | 4 | RESERVED | | 5 | GND | | 6 | GND | | 7 | GND | | 8 | GND | | 9 | 5V | | 10 | GND | | 11 | RESERVED | | 12 | DDCDAT | | 13 | HSYNC | | 14 | VSYNC | | 15 | DDCCLK | ## 6.6.2 SATA II Connectors The Intel® Server Board S5500BC provides six Serial ATA connectors (J1B4, J1B3, J1A2, J1B1, J1B2, and J2B1). Table 49. SATA Connector Pin-out (J1B4, J1B3, J1A2, J1B1, J1B2, and J2B1) | Pin | Signal Name | Description | |-----|--------------|---------------------------------------------| | 1 | GND | GND1 | | 2 | SATA#_TX_P_C | Positive side of transmit differential pair | | 3 | SATA#_TX_N_C | Negative side of transmit differential pair | | 4 | GND | GND2 | | 5 | SATA#_RX_N_C | Negative side of Receive differential pair | | 6 | SATA#_RX_P_C | Positive side of Receive differential pair | | 7 | GND | GND3 | ### 6.6.3 Serial Port Connectors The Intel® Server Board S5500BC provides one external 9-pin Serial 'A' port (J8A1) and one internal 9-pin Serial B port header (J9A1). Serial A is a standard DB-9 interface which is located on the rear I/O panel of the server board. The following tables define the pin-outs for each: Description Pin Signal Name 1 SPA\_DCD 2 SPA SIN N 6 2 SPA\_SOUT\_N 3 7 3 4 SPA\_DTR 8 4 5 **GND** 9 6 SPA DSR 7 SPA\_RTS 8 SPA\_CTS 9 SPA\_RI Table 50. 9-pin External Serial A Port Header Pin-out (J8A1) Table 51. Internal Serial B Port Header Pin-out (J9A1) | Pin | Signal Name | Serial Port A Header Pin-out | |-----|-------------|------------------------------| | 1 | DCD | | | 2 | DSR | | | 3 | RXD | 1 0 0 2 | | 4 | RTS | 3 0 0 4 | | 5 | TXD | 5 0 0 6 | | 6 | CTS | 7 0 0 8 | | 7 | DTR | 9 0 | | 8 | RI | | | 9 | GND | | ### 6.6.4 USB and GigE Connector The Intel® ICH10R I/O Controller Hub on the Intel® Server Board S5500BC supports eleven USB ports. Four ports are connected to two USB+RJ-45 NIC stacked connectors on the rear panel of the server board. The following table lists the pin-out information for the external USB connectors (J5A1, J6A1). Table 52. External USB and GbE connector Pin-out (J5A1, J6A1) | Pin | n Signal Name | | |-----|---------------|--| | 1 | USB PWR | | | 2 | USBP_1N | | | 3 | USBP_1P | | | 4 | GND | | | 5 | USB PWR | | | 6 | USB_0N | | | 7 | USB_0P | | | 8 | GND | | | 9 | TERM | | | 10 | MDI0P | | | 11 | MDION | | | 12 | MDI1P | | | 13 | MDI1N | | | 14 | MDI2P | | | 15 | MDI2N | | | 16 | MDI3P | | | 17 | MDI3N | | | 18 | GND | | | 19 | GRN_C | | | 20 | GRN_A | | | 21 | GRN_C/YEL_A | | | 22 | GRN_A/YEL_C | | Four ports are connected to the two 2x5 headers (J1A3, J2A2) on the Intel<sup>®</sup> Server Board S5500BC. The following table provides the pin-out information for the header. The two headers are identical. Table 53. Internal USB Header Pin-out (J1A3, J2A2) | Pin | Signal Name | Description | |-----|-------------|----------------------------| | 1 | USB PWR | USB Power | | 2 | USB PWR | USB Power | | 3 | USB_5N | USB Port 5 Negative Signal | | 4 | USB_6N | USB Port 6 Negative Signal | | 5 | USB_5P | USB Port 5 Positive Signal | | 6 | USB_6P | USB Port 6 Positive Signal | | 7 | Ground | Ground | | 8 | Ground | Ground | | 9 | Key | N/A | | 10 | NC | No Connection | ### 6.7 Fan Headers The Intel® Server Board S5500BC incorporates a system fan circuit that supports five SSI compliant 4-pin fan connectors. The two 4-pin fan connectors are for processor cooling fans: CPU\_1 fan (J3K1) and CPU\_2 fan (J7K2). The three 4-pin fan connectors are for system fans system fan 1, system fan 2, and system fan 3 (J3K2, J8K3, and J8B4). The pin configuration for each fan connector is identical. The following table provides pin-out information. Table 54. CPU and System Fan Connector Pin-out (Location: J3K1, J7K2, J3K2, J8K3, J8B4) | Pin | Signal Name | Туре | Description | | |-----|-------------|-------|-------------------------------------------------------------------|--| | 1 | Ground | GND | GROUND is the power supply ground. | | | 2 | 12V | Power | Power supply 12 V. | | | 3 | Fan Tach | Out | FAN_TACH signal is connected to the BMC to monitor the fan speed. | | | 4 | Fan PWM | In | FAN_PWM signal to control the fan speed. | | **Note:** The Intel<sup>®</sup> Server Board S5500BC supports peripheral components and contains a number of high-density VLSI and power delivery components that require adequate air flow to cool. Intel designs the chassis to meet the intended thermal requirements of these components when the fully integrated system is used together. If Intel server building blocks are not used in the system, it is the responsibility of the system integrator to consult vendor datasheets and operating parameters for the air flow requirements for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the Intel<sup>®</sup> Server Board S5500BC does not operate correctly when used outside of the published operating parameters. ## 6.8 SGPIO Header One 4-Pin SGPIO Connector (J1C1). Table 55. SGPIO connector Pin-out (J1C1) | Pin | Signal Name | | | |-----|-------------|--|--| | 1 | SCLK | | | | 2 | SLOAD | | | | 3 | SDATAOUT0 | | | | 4 | SDATEOUT1 | | | ## 6.9 Chassis Intrusion Header A 2-pin Chassis intrusion header (J8B3) is provided. This is intended to support micro switches that close, making a connection to ground when the chassis is opened or removed. The intrusion signal is routed to the Integrated BMC internal intrusion circuit, which resides in the RTC well. Table 56. Chassis Intrusion connector Pin-out (J8B3) | Output | Signal Name | | |--------|------------------------|--| | To BMC | FM_IBMC_INTRUDER_HDR_N | | | To FP | FM_IBMC_INTRUDER_HDR | | # 6.10 SMB Hot-Swap Backplane (HSBP) Header Table 57. SMB HSBP connector Pin-out (J9B1) | Pin | Signal Name | | | |-----|------------------|--|--| | 1 | SMB_HSBP_5V_DAT | | | | 2 | GND | | | | 3 | SMB_HS BP_5V_CLK | | | | 4 | P5V Pull-up | | | # 6.11 SATA RAID Key Header Table 58. SATA connector Pin-out (J7B1) | Pin | Signal Name | | | |-----|-----------------|--|--| | 1 | GND | | | | 2 | FM_ICH_RAID_KEY | | | | 3 | GND | | | # 6.12 IPMB Header Table 59. IPMB Connector Pin-out (J8B1) | Pin | Signal Name | |-----|-------------------| | 1 | SMB_IPMB_5VSB_DAT | | 2 | GND | | 3 | SMB_IPMB_5VSB_CLK | | 4 | P5V_STBY | # 7. Jumper Block Settings The Intel<sup>®</sup> Server Board S5500BC has several jumper blocks that you can use to configure, recover, or enable /disable specific features of the server board. Pin 1 on each jumper block is denoted by "▼". Figure 44. Jumper Blocks ## **Table 60. Jumper Block Matrix** | Jumper Name | Pins | What happens at system reset | | | | |-----------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | J8C1: BMC Force | 1-2 | BMC Firmware Force Update Mode – Disabled ( <b>Default</b> ) | | | | | Update | 2-3 | BMC Firmware Force Update Mode – Enabled | | | | | J2D1: Password Clear | 1-2 | These pins should have a jumper in place for normal system operation. (Default) | | | | | | 2-3 | If these pins are jumpered, administrator and user passwords will be cleared on the next reset. Note: These pins should not be jumpered for normal operation. | | | | | J2D2: CMOS Clear | 1-2 | These pins should have a jumper in place for normal system operation. (Default) | | | | | 2-3 | | If these pins are jumpered, the CMOS settings will be cleared on the next reset <b>Note</b> : These pins should <b>not</b> be jumpered for normal operation. | | | | | Jumper Name | Pins | What happens at system reset | | | | | J1A1: BIOS Recovery | 1-2 | These pins should have a jumper in place for normal system operation.(Default) | | | | | | 2-3 | The main system BIOS will not boot with these pins jumpered. Note: The system will boot from EFI-bootable recovery media with a recovery BIOS image. | | | | | J8B5: ME Force Update | 1-2 | These pins should have a jumper in place for normal system operation. (Default) | | | | | | 2-3 | ME force update model. | | | | # 8. Intel Light-Guided Diagnostics The Intel® Server Board S5500BC has several onboard diagnostic LEDs to assist in troubleshooting board-level issues. Functionality of the onboard LEDs is owned by the BMC and system BIOS. This section provides an overview of each LED including the location and a high level-usage description. # 8.1 5-Volt Standby LED Several server management features on the Intel<sup>®</sup> Server Board S5500BC require a 5-volt stand-by from the power supply. The features and components that require this voltage be present when the system is "Off" include the Integrated BMC, onboard NICs, and optional Intel<sup>®</sup> Remote Management Module 3 connector with Intel<sup>®</sup> RMM3 installed. (Refer to Figure 2: Intel<sup>®</sup> Server Board S5500BC Layout for the location.) # 8.2 System ID and Status LED The Intel® Server Board S5500BC provides a System ID LED and a Status LED. Refer to Figure 10 for the location. The blue system identification LED helps identify a system for servicing. This is especially useful when the system is installed in a high-density rack or cabinet populated with several similar systems. The blue "System ID" LED can be illuminated using either of two mechanisms. - By pressing the system ID button on the system control panel, the ID LED displays a solid blue color until the button is pressed again. - By issuing the appropriate hex IPMI "Chassis Identify" value, the ID LED either blinks blue for 15 seconds and turns off or blinks indefinitely until the appropriate hex IPMI Chassis Identify value is issued to turn it off. **Note:** The system status LED shows the state for the current, most severe fault. For example, if there was a critical fault due to one source and a non-critical fault due to another source, the system status LED would be solid, which is the state for a critical fault. The system status / fault LED is a bi-color LED. Green (status) indicates normal (solid-on) or degraded (blink) operation. Amber (fault) indicates a failure state and overrides the green status. The system status LED is controlled by the BMC, but includes non-BMC-owned sensors in a fault determination such as BIOS-owned sensors. When the Intel® Server Board S5500BC is powered down (transitions to the DC-off state or S5), the BMC is still on standby power and retains the sensor and front panel status LED state established before the power-down event. If the system status is OK (LED in solid green state), then the system status LED is off when the system is powered down. The LED state information in the following table is dependent on the underlying sensor support. **Table 61. System Status LED Indicator States** | Color | State | System Status | Description | |-------|----------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Green | Solid on | OK | System booted and ready | | Green | blink | Degraded | System degraded: Non-critical temperature threshold asserted. | | | | | Non-critical voltage threshold asserted. | | | | | Non-critical fan threshold asserted. | | | | | <ul> <li>Fan redundancy lost, sufficient system cooling maintained. This<br/>does not apply to non-redundant systems.</li> </ul> | | | | | Power supply predictive failure. | | | | | <ul> <li>Power supply redundancy lost. This does not apply to non-<br/>redundant systems.</li> </ul> | | | | | Correctable errors over a threshold of 10 and migrating to a spare DIMM (memory sparing). This indicates the user no longer has spared DIMMs indicating a redundancy lost condition. Corresponding DIMM LED should light up. | | Amber | blink | Non-fatal | Non-fatal alarm – system is likely to fail: CATERR asserted. | | | | | Critical temperature threshold asserted. | | | | | Critical voltage threshold asserted. | | | | | Critical fan threshold asserted. | | | | | <ul> <li>VRD hot asserted.</li> </ul> | | | | | SMI Timeout asserted. | | Amber | Solid on | Fatal | Fatal alarm – system has failed or shutdown: CPU Missing. | | | | | Thermtrip asserted. | | | | | Non-recoverable temperature threshold asserted. | | | | | Non-recoverable voltage threshold asserted. | | | | | Power fault / Power Control Failure. | | | | | <ul> <li>Fan redundancy lost, insufficient system cooling. This does not<br/>apply to non-redundant systems.</li> </ul> | | | | | <ul> <li>Power supply redundancy lost; insufficient system power. This<br/>does not apply to non-redundant systems.</li> </ul> | | Off | N/A | Not ready | AC power off, if no degraded, non-critical, critical, or non-recoverable conditions exist. | # 8.3 DIMM Fault LEDs The Intel® Server Board S5500BC provides a memory fault LED for each DIMM slot. Refer to Figure 10 for the LEDs' location. The DIMM fault LED is illuminated when the system BIOS disables a DIMM when it reaches a specified number of failures or if specific critical DIMM failures are detected. Table 62. DIMM LEDs Indicator States | LED Name | Voltage | Color | Status | Description | |-----------------------------------|-----------|-------|--------|--------------------------| | | resources | | | | | DIMM#A1-<br>E1 fault<br>(7 total) | 5V Aux | Amber | On | Corresponding DIMM Fault | | | | N/A | Off | Normal | ## 8.4 Fan Fault LEDs The Intel® Server Board S5500BC has a fan fault LED associated with each fan header. In the event of a critical threshold event status, the BMC will light a fan fault LED. The fan LED sensor remains on until the system is reset either by a DC power-on or a system reset. Refer to Figure 10 for the location of the LEDs. **Table 63. Fan LED Indicator States** | LED Name | Voltage resources | Color | Status | Description | |-----------|-------------------|-------|--------|-------------------------| | FAN fault | 5V Aux | Amber | On | Corresponding Fan fault | | (5 total) | | N/A | Off | Normal | # 8.5 Post Code Diagnostic LEDs During the boot process, the BIOS executes several platform configuration processes with specific hex POST code numbers. As each configuration routine is started, the BIOS displays the POST code on the POST code diagnostic LEDs on the back edge of the Intel® Server Board S5500BC. The diagnostic LEDs can identify the last POST process executed to help troubleshoot a system hang during POST. Refer to Appendix D for a complete overview of how the LEDs are read and for a list of all supported POST codes. For more information on the location of the LEDs, refer to Figure 10 for the location of the LEDs. # 9. Power and Environmental Specifications # 9.1 Intel® Server Board S5500BC Design Specifications Operating the server board at conditions beyond the specifications outlined in the following table may cause permanent damage to the system. Exposure to maximum conditions for extended periods may impact system reliability. | Parameter | Limit | |---------------------------|-------------------------------------------------------------------| | Operating Temperature | 0° C to 55° C (32° F to 131° F), at product airflow specification | | Non-Operating Temperature | -40° C to 70° C (-40° F to 158° F) | | DC Voltage | ± 5% of all nominal voltages | | Shock (unpackaged) | 50 G trapezoidal waveform. Velocity change of 170 inches/sec | | Shock (packaged): | | | < 20 lbs | 36 inches | | ≥ 20 to < 40 | 30 inches | | ≥ 40 to < 80 | 24 inches | | ≥ 80 to < 100 | 18 inches | | ≥100 to < 120 | 12 inches | | ≥120 | 9 inches | | Vibration (unpackaged) | 5 Hz to 500 Hz 3.13 $G_{_{7965}}$ random. | **Table 64. Server Board Design Specifications** **Note**: Intel<sup>®</sup> Server Boards support add-in peripherals and contain a number of high-density VLSI and power delivery components which require proper airflow for cooling. Intel develops and tests chassis so when they are used with Intel<sup>®</sup> server building blocks, the integrated system will meet component thermal requirements. If Intel components are not installed, it is the responsibility of the system integrator to consult vendor datasheets and operating parameters to determine the air flow requirements for their specific application and environmental conditions. Intel Corporation cannot be held responsible if components fail or the server board does not operate correctly when used outside of the published operating parameters. # 9.2 Baseboard Power Requirements This section reviews the power supply design guidelines for a system with an Intel® Server Board S5500BC. This section also provides voltage and current specifications and power supply on/off sequencing characteristics. This section specifies the power supply requirements Intel used to develop a power supply for the Intel® Server System SR1630BC and Intel® Server System SC5650BCDP. Figure 45. Power Distribution Block Diagram # 9.2.1 Output Power / Currents The following table defines power and current ratings for this 400W power supplies. The combined output power of all outputs shall not exceed the rated output power. The power supply must meet both static and dynamic voltage regulation requirements for the minimum loading conditions. **Minimum Continuous Maximum Continuous** Voltage Peak +3.3 V 3.0 A 15 A +5 V 0 A 10 A +12 V1 0.5A 24 A +12 V2 0.5 8A 10A -12 V 0 A 0.5 A +5 VSB 0.1 A 3.0 A 3.5 A Table 65. 400W Load Ratings ### Notes: - 1. Maximum continuous total DC output power should not exceed 400W. - 2. Peak total DC output power should not exceed 450W. - 3. Peak power and current loading shall be supported for a minimum of 12 seconds. - 4. Combined 3.3V and 5V power shall not exceed 80W. # 9.2.2 Power on loading The power supply shall operate at lighter load conditions when the system first powers on. Under these conditions the voltage regulation limits are relaxed. The following table lists the power on loading and voltage regulation requirements. Time duration is 1 second during power on. | Voltage | Minimum Continuous | Maximum Continuous | Peak | |---------|--------------------------------------------|--------------------|-------| | +3.3 V | 0 A | 7 A | | | +5 V | 0 A | 5 A | | | +12 V1 | Total <b>combined</b> minimum | 5 A | 7 A | | +12 V2 | continuous current for 12V1, 12V2, is 0.4A | 5 A | 7 A | | -12 V | 0 A | 0.5 A | | | +5 VSB | 0.1 A | 3.0 A | 3.5 A | Table 66. Power on loading range # 9.2.3 Grounding The ground of the pins of the power supply output connector provides the power return path. The output connector ground pins shall be connected to safety ground (power supply enclosure). The power supply shall be provided with a reliable protective earth ground. All secondary circuits shall be connected to protective earth ground. Resistance of the ground returns to chassis shall not exceed 1.0 m $\Omega$ . This path may be used to carry DC current. **Note:** The grounding should be well designed to ensure passing the maximum allowed common mode noise levels. ### 9.2.4 Standby Outputs The 5 VSB output should be present when an AC input greater than the power supply turn on voltage is applied. ### 9.2.5 Remote Sense The power supply has remote sense return (ReturnS) to regulate out ground drops for all output voltages; +3.3V, +5V, +12V1, +12V2, -12V, and 5VSB. The power supply uses remote sense (3.3VS) to regulate out drops in the system for the +3.3V output. The +5V, +12V1, +12V2, -12V and 5VSB outputs only use remote sense referenced to the ReturnS signal. The remote sense input impedance to the power supply must be greater than $200\Omega$ on 3.3VS, 5VS. This is the value of the resistor connecting the remote sense to the output voltage internal to the power supply. Remote sense must be able to regulate out a minimum of 200mV drop on the +3.3V output. The remote sense return (ReturnS) must be able to regulate out a minimum of 200mV drop in the power ground return. The current in any remote sense line shall be less than 5mA to prevent voltage sensing errors. The power supply must operate within specification over the full range of voltage drops from the power supply's output connector to the remote sense points. ## 9.2.6 Fan Operation in Standby Mode The power supply fans must continue to operate at their lowest speed when in standby mode. ## 9.2.7 Voltage Regulation The power supply output voltages must remain within the following limits when operating at steady state and dynamic loading conditions. These limits include the peak-peak ripple/noise. **Parameter** Tolerance Minimum Nominal Maximum Units + 3.3V - 5% / +5% +3.14 +3.30 +3.46 $V_{rms}$ + 5V - 5% / +5% +4.75 +5.00 +5.25 $V_{\text{rms}}$ + 12V1,2 - 5% / +5% +11.40 +12.00 +12.60 $V_{rms}$ - 12V -10.80 -12.00 - 10% / +10% -13.08 $V_{rms}$ $V_{\text{rms}}$ + 5VSB - 5% / +5% +4.75 +5.00 +5.25 **Table 67. Voltage Regulation Limits** ### 9.2.8 Dynamic Loading The output voltages should remain within the limits for the step loading and capacitive loading specified in the following table. The load transient repetition rate should be tested between 50 Hz and 5 kHz at duty cycles ranging from 10%-90%. The load transient repetition rate is a test specification. The $\Delta$ step load may occur anywhere within the MIN load to the MAX load conditions. | Output | ∆ Step Load Size¹ | Load Slew Rate | Test Capacitive Load | |-------------|-------------------|----------------|----------------------| | +3.3 V | 6.0 A | 0.25 A/μsec | 250 μF | | +5 V | 4.0 A | 0.25 A/μsec | 400 μF | | 12 V1+12 V2 | 18.0 A | 0.25 A/μsec | 2200 μF 1, 2 | | +5 VSB | 0.5 A | 0.25 A/μsec | 20 μF | **Table 68. Transient Load Requirements** ### Notes: - 1. The +12 V should be tested with 2200 μF evenly divided between the four +12 V rails. - 2. Step loads on each 12 V output may occur simultaneously. ## 9.2.9 Capacitive Loading The power supply should be stable and meet all capacitive loading requirements. The following table outlines these conditions. | Output | Minimum | Maximum | Units | |------------|----------|---------|-------| | +3.3 V | 100 | 6,800 | μF | | +5 V | 10 | 4,700 | μF | | +12 V 1, 2 | 220 each | 11,000 | μF | | -12 V | 1 | 350 | μF | | +5 VSB | 20 | 2000 | μF | **Table 69. Capacitive Loading Conditions** ### 9.2.10 Closed-Loop Stability The power supply should be unconditionally stable under all line/load/transient load conditions, including capacitive load ranges. A minimum of 45° phase margin and -10 dB gain margin is required. The power supply manufacturer should provide proof of the unit's closed-loop stability with local sensing through the submission of bode plots. Closed-loop stability must be maintained at the maximum and minimum loads as applicable. ### 9.2.11 Common Mode Noise The common mode noise on any output should not exceed 350 mV peak-peak over the frequency band of 10 Hz to 30 MHz. - The measurement should be made across a 100 $\Omega$ resistor between each of the DC outputs, including ground, at the DC power connector and chassis ground (power subsystem enclosure). - The test set-up should use an FET probe such as a Tektronix P6046\* model or equivalent. ### 9.2.12 Ripple / Noise The maximum allowed ripple/noise output of the power supply is defined in the following table. This is measured over a bandwidth of 0 Hz to 20 MHz at the power supply output connectors. A 10 $\mu$ F tantalum capacitor in parallel with a 0.1 $\mu$ F ceramic capacitor are placed at the point of measurement. Table 70. Ripple and Noise | +3.3 V | +5 V | +12 V1,2 | -12 V | +5 VSB | |---------|---------|----------|----------|---------| | 50mVp-p | 50mVp-p | 120mVp-p | 120mVp-p | 50mVp-p | ### 9.2.13 Soft Starting The Power Supply shall contain control circuit which provides monotonic soft start for its outputs without overstress of the AC line or any power supply components at any specified AC line or load conditions. The rise time of 5Vsb shall be from 1.0ms to 25ms and the turn on/off shall be monotonic. ### 9.2.14 Timing Requirements These are the timing requirements for the power supply operation. The output voltages must rise from 10% to within regulation limits (Tvout\_rise) within 5 to 70ms, except for 5VSB - it is allowed to rise from 1.0 to 25ms. The +3.3V, +5V and +12V output voltages should start to rise approximately at the same time. All outputs must rise monotonically. The +5V output needs to be greater than the +3.3V output during any point of the voltage rise. The +5V output must never be greater than the +3.3V output by more than 2.25V. Each output voltage shall reach regulation within 50ms (Tvout\_on) of each other during turn on of the power supply. Each output voltage shall fall out of regulation within 400msec (Tvout\_off) of each other during turn off. shows the timing requirements for the power supply being turned on and off via the AC input, with PSON held low and the PSON signal, with the AC input applied. **Table 71. Output Voltage Timing** | Item | Description | Minimum | Maximum | Units | |-----------------------|----------------------------------------------------------------------------|---------|---------|-------| | $T_{vout\_rise}$ | Output voltage rise time from each main output. | 5.0 * | 70 * | msec | | $T_{vout\_on}$ | All main outputs must be within regulation of each other within this time. | | 50 | msec | | T <sub>vout_off</sub> | All main outputs must leave regulation within this time. | | 400 | msec | <sup>\*</sup>The 5 VSB output voltage rise time shall be from 1.0 ms to 25.0 ms Figure 46. Output Voltage Timing Table 72. Turn On/Off Timing | Item | Description | Minimum | Maximum | Units | |----------------------------|----------------------------------------------------------------------------------------------------|---------|---------|-------| | T <sub>sb_on_delay</sub> | Delay from AC applied to 5VSB within regulation. | | 1500 | ms | | T ac_on_delay | Delay from AC applied to all output voltages within regulation. | | 2500 | ms | | $T_{vout\_holdup}$ | Time all output voltages stay within regulation after loss of AC. Measured at 75% of maximum load. | 21 | | ms | | $T_{pwok\_holdup}$ | Delay from loss of AC to de-assertion of PWOK. Measured at 75% of maximum load. | 20 | | ms | | T <sub>pson_on_delay</sub> | Delay from PSOn <sup>#</sup> active to output voltages within regulation limits. | 5 | 400 | ms | | T <sub>pson_pwok</sub> | Delay from PSOn <sup>#</sup> deactive to PWOK being de-asserted. | | 50 | ms | | Item | Description | Minimum | Maximum | Units | |--------------------------|---------------------------------------------------------------------------------------------------------|---------|---------|-------| | $T_{pwok\_on}$ | Delay from output voltages within regulation limits to PWOK asserted at turn on. | 100 | 500 | ms | | T pwok_off | Delay from PWOK de-asserted to output voltages (3.3V, 5V, 12V, -12V) dropping out of regulation limits. | 1 | | ms | | $T_{pwok\_low}$ | Duration of PWOK in the de-asserted state during an off/on cycle using AC or the PSOn signal. | 100 | | ms | | T <sub>sb_vout</sub> | Delay from 5VSB in regulation to O/Ps in regulation at AC turn on. | | 1000 | ms | | T <sub>5VSB_holdup</sub> | Time the 5VSB output voltage stays within regulation after loss of AC. | 70 | | ms | Figure 47. Turn On/Off Timing (Power Supply Signals) # 9.2.15 Residual Voltage Immunity in Standby Mode The power supply should be immune to any residual voltage placed on the outputs (typically a leakage voltage through the system from standby output) up to 500 mV. There should be no additional heat generated, or stress of any internal components with this voltage applied to any individual output or all outputs simultaneously. It should not trip the power supply protection circuits during turn on. Residual voltage at the power supply outputs for a no load condition should not exceed 100 mV when AC voltage is applied and the PSOn# signal is de-asserted. ### 9.2.16 Protection Circuits Protection circuits inside the power supply shall cause only the power supply's main outputs to shutdown. If the power supply latches off due to a protection circuit tripping, an AC cycle OFF for 15sec and a PSON# cycle HIGH for 1sec shall be able to reset the power supply. ### 9.2.17 Current Limit (OCP) The power supply shall have current limit to prevent the +3.3V, +5V, and +12V outputs from exceeding the values shown in the following table. If the current limits are exceeded the power supply shall shutdown and latch off. The latch will be cleared by toggling the PSON# signal or by an AC power interruption. The power supply shall not be damaged from repeated power cycling in this condition. -12V and 5VSB shall be protected under over current or shorted conditions so that no damage can occur to the power supply. Auto-recovery feature is a requirement on 5VSB rail. VOLTAGE OVER CURRENT LIMIT (IOUT LIMIT) +3.3V 110% minimum (= 16.5A); 150% maximum (= 22.5A) +5V 110% min (= 11.0A); 150% max (= 15.0A) +12V1 26A min; 36 max +12V2 10A min; 15 max -12V 0.625A min; 2.0A max 5VSB 6.0A max **Table 73. Over Current Protection (OCP)** ## 9.2.18 Over Voltage Protection (OVP) The power supply over voltage protection shall be locally sensed. The power supply shall shutdown and latch off after an over voltage condition occurs. This latch shall be cleared by toggling the PSON<sup>#</sup> signal or by an AC power interruption. The following table contains the over voltage limits. The values are measured at the output of the power supply's connectors. The voltage shall never exceed the maximum levels when measured at the power pins of the power supply connector during any single point of fail. The voltage shall never trip any lower than the minimum levels when measured at the power pins of the power supply connector. Exception: +5VSB rail should be able recover after its over voltage condition occurs. | - | | | |----------------|---------|---------| | Output Voltage | MIN (V) | MAX (V) | | +3.3V | 3.9 | 4.5 | | +5V | 5.7 | 6.2 | | +12V1,2 | 13.3 | 14.5 | | -12V | -13.3 | -14.5 | | ±5\/\$B | 5.7 | 6.5 | Table 74. Over Voltage Protection (OVP) Limits ## 9.2.19 Over Temperature Protection (OTP) The power supply will be protected against over temperature conditions caused by loss of fan cooling or excessive ambient temperature. In an OTP condition the PSU will shutdown. When the power supply temperature drops to within specified limits, the power supply shall restore power automatically, while the 5VSB remains always on. The OTP circuit must have built in hysteresis such that the power supply will not oscillate on and off due to temperature recovering condition. The OTP trip level shall have a minimum of 4°C of ambient temperature hysteresis. # 10. Regulatory and Certification Information ### WARNING To ensure regulatory compliance, you must adhere to the assembly instructions in this guide to ensure and maintain compliance with existing product certifications and approvals. Use only the described, regulated components specified in this guide. Use of other products / components will void the UL listing and other regulatory approvals of the product and will most likely result in noncompliance with product regulations in the region(s) in which the product is sold. To help ensure EMC compliance with your local regional rules and regulations, before computer integration, make sure that the chassis, power supply, and other modules have passed EMC testing using a server board with a microprocessor from the same family (or higher) and operating at the same (or higher) speed as the microprocessor used on this server board. The final configuration of your end system product may require additional EMC compliance testing. For more information please contact your local Intel Representative. This is an FCC Class A device. Integration of it into a Class B chassis does not result in a Class B device. # 10.1 Product Regulatory Compliance Intended Application - This product was evaluated as Information Technology Equipment (ITE), which may be installed in offices, schools, computer rooms, and similar commercial type locations. The suitability of this product for other product categories and environments (such as: medical, industrial, telecommunications, NEBS, residential, alarm systems, test equipment, etc.), other than an ITE application, may require further evaluation. This is an FCC Class A device. Integration of it into a Class B chassis does not result in a Class B device. Note: The use and/or integration of telecommunication devices such as modems and/or wireless devices have not been planned for with respect to these systems. If there is any change of plan to use such devices, then telecommunication type certifications will require additional planning. If NEBS compliance is required for system level products, additional certification planning and design will be required. ## 10.1.1 Product Safety Compliance - UL60950 CSA 60950 (USA / Canada) - EN60950 (Europe) - IEC60950 (International) - CB Certificate & Report, IEC60950 (report to include all country national deviations) - BSMI Declaration of Conformity (Taiwan) - Belarus License Listed on System License (Belarus) - UL 60950 Recognition (USA) ### 10.1.2 Product EMC Compliance – Class A Compliance **Note:** This product requires complying with Class A EMC requirements. However, Intel targets a 10 db margin to support customer enablement. - CISPR 22 Emissions (International) - EN55022 Emissions (Europe) - EN55024 Immunity (Europe) - CE EMC Directive 89/336/EEC (Europe) - FCC Part 15 Emissions (USA) Verification - AS/NZS 3548 Emissions (Australia / New Zealand) - BSMI CNS13438 Emissions (Taiwan) - RRL MIC Notice No. 1997-41 (EMC) & 1997-42 (EMI) (Korea) ### **IMPORTANT NOTE:** The host system with the Server Board S5500BC requires the use of shielded LAN cable to comply with Immunity regulatory requirements. Use of non-shield cables may result in the product having insufficient protection against electromagnetic effects, which may cause improper operation of the product. ### 10.1.3 Certifications / Registrations / Declarations - UL Certification (US/Canada) - CE Declaration of Conformity (CENELEC Europe) - FCC/ICES-003 Class A Attestation (USA/Canada) - C-Tick Declaration of Conformity (Australia) - MED Declaration of Conformity (New Zealand) - BSMI Declaration (Taiwan) - RRL Certification (Korea) - GOST Listed on one System License (Russia) - Belarus Listed on one System License (Belarus) - Ecology Declaration (International) ### 10.1.4 Product Ecology Requirements Intel restricts the use of banned substances in accordance with world wide product ecology regulatory requirements. Suppliers Declarations of Conformity to the banned substances must be obtained from all suppliers; and a Material Declaration Data Sheet (MDDS) must be produced to illustrate compliance. Due verification of random materials is required as a screening / audit to verify suppliers declarations. The server board complies with the following ecology regulatory requirements: - All materials, parts, and subassemblies must not contain restricted materials as defined in Intel's Environmental Product Content Specification of Suppliers and Outsourced Manufacturers – <a href="http://supplier.intel.com/ehs/environmental.htm">http://supplier.intel.com/ehs/environmental.htm</a>. - Europe European Directive 2002/95/EC Restriction of Hazardous Substances (RoHS) Threshold limits and banned substances are noted below. - Quantity limit of 0.1% by mass (1000 PPM) for Lead, Mercury, Hexavalent Chromium, Polybrominated Biphenyls Diphenyl Ethers (PBB/PBDE) - Quantity limit of 0.01% by mass (100 PPM) for Cadmium - China RoHS - All plastic parts that weigh >25gm shall be marked with the ISO11469 requirements for recycling. Example >PC/ABS<</li> - EU Packaging Directive - CA. Lithium Perchlorate insert Perchlorate Material Special handling may apply. Refer to <a href="http://www.dtsc.ca.gov/hazardouswaste/perchlorate">http://www.dtsc.ca.gov/hazardouswaste/perchlorate</a>. This notice is required by California Code of Regulations, Title 22, Division 4.5, Chapter 33: Best Management Practices for Perchlorate Materials. This product / part includes a battery which contains Perchlorate material. - German Green Dot - Japan Recycling # 10.2 Product Regulatory Compliance Markings The server board is provided with the following regulatory marks: **Table 75. Regulatory Compliance Markings** | Regulatory Compliance | Region | Marking | |------------------------|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | UL Mark | USA/Canada | C E139761 US | | CE Mark | Europe | CE | | EMC Marking (Class A) | Canada | CANADA ICES-003 CLASS A | | BSMI Marking (Class A) | Taiwan | D33025 | | | | 警告使用者:<br>這是甲類的資訊產品,在居住的環境中使用時,<br>可能會造成射頻干擾,在這種情況下,使用者會<br>被要求採取某些適當的對策 | | C-tick Marking | Australia / New Zealand | N232 | | RRL MIC Mark | Korea | 인증번호: CPU-Model Name (A) | | Country of Origin | Exporting Requirements | MADE IN xxxxx (Provided by label, not silk screen) | | Model Designation | Regulatory Identification | Examples (Intel® Server Board S5500BC) for boxed type boards; or Board PB number for non-boxed boards (typically high-end boards) | | PB Free Marking? | Environmental<br>Requirements | 2nd IvI intct (E) Refer to the spec | | | | http://prodregs.intel.com/ProductCertifications/Servers/<br>GG-1035%20spec%20Rev%2002.pdf | | Regulatory Compliance | Region | Marking | |----------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | China RoHS Marking | China | 20) | | China Recycling Package<br>Marking<br>(Marked on packaging<br>label) | China | 2 | | Other Recycling Package<br>Marking<br>(Marked on packaging<br>label) | Other Recycling<br>Package Marks | Corrugated Recycles | | Other Recycling Package<br>Marking<br>(Marked on packaging<br>label) | CA. Lithium<br>Perchlorate insert | Perchlorate Material – Special handling may apply. See www.dtsc.ca.gov/hazardouswaste/perchlorate This notice is required by California Code of Regulations, Title 22, Division 4.5, Chapter 33: Best Management Practices for Perchlorate Materials. This product / part includes a battery which contains Perchlorate material. | # 10.3 Electromagnetic Compatibility Notices ### 10.3.1 FCC Verification Statement (USA) This device complies with Part 15 of the FCC Rules. Operation is subject to two conditions: (1) This device may not cause harmful interference, and (2) this device must accept any interference received, including interference that may cause undesired operation. Intel Corporation 5200 N.E. Elam Young Parkway Hillsboro, OR 97124-6497 Phone: 1-800-628-8686 This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules. These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipment generates, uses, and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may cause harmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation. If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipment off and on, the user is encouraged to try to correct the interference by one or more of these measures: - Reorient or relocate the receiving antenna. - Increase the separation between the equipment and the receiver. - Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. - Consult the dealer or an experienced radio/TV technician for help. Any changes or modifications not expressly approved by the grantee of this device could void the user's authority to operate the equipment. The customer is responsible for ensuring compliance of the modified product. All cables used to connect to peripherals must be shielded and grounded. Operation with cables, connected to peripherals that are not shielded and grounded may result in interference to radio and TV reception. ### 10.3.2 ICES-003 (Canada) Cet appareil numérique respecte les limites bruits radioélectriques applicables aux appareils numériques de Classe B prescrites dans la norme sur le matériel brouilleur: "Appareils Numériques", NMB-003 édictée par le Ministre Canadian des Communications. ### English translation of the notice above: This digital apparatus does not exceed the Class B limits for radio noise emissions from digital apparatus set out in the interference-causing equipment standard entitled "Digital Apparatus," ICES-003 of the Canadian Department of Communications. ### 10.3.3 Europe (CE Declaration of Conformity) This product has been tested in accordance too, and complies with the Low Voltage Directive (73/23/EEC) and EMC Directive (89/336/EEC). The product has been marked with the CE Mark to illustrate its compliance. ## 10.3.4 VCCI (Japan) この装置は、情報処理装置等電波障害自主規制協議会(VCCI)の基準に基づくクラスB情報技術装置です。この装置は、家庭環境で使用することを目的としていますが、この装置がラジオやテレビジョン受信機に近接して使用されると、受信障害を引き起こすことがあります。 取扱説明書に従って正しい取り扱いをして下さい。 ### English translation of the notice above: This is a Class B product based on the standard of the Voluntary Control Council for Interference (VCCI) from Information Technology Equipment. If this is used near a radio or television receiver in a domestic environment, it may cause radio interference. Install and use the equipment according to the instruction manual. ### 10.3.5 BSMI (Taiwan) The BSMI Certification Marking and EMC warning is located on the outside rear area of the product. ### 警告使用者: 這是甲類的資訊產品,在居住的環境中使用時,可能會造成射頻干擾,在這種情況下,使用者會被要求採取某些適當的對策 ### 10.3.6 RRL (Korea) Following is the RRL certification information for Korea. ### English translation of the notice above: - 1. Type of Equipment (Model Name): On License and Product - 2. Certification No.: On RRL certificate. Obtain certificate from local Intel representative - 3. Name of Certification Recipient: Intel Corporation - 4. Date of Manufacturer: Refer to date code on product - 5. Manufacturer/Nation: Intel Corporation/Refer to country of origin marked on product ### 10.3.7 CNCA (CCC-China) The CCC Certification Marking and EMC warning is located on the outside rear area of the product. ### 声明 此为A级产品,在生活环境中,该产品可能会造成无 线电干扰。在这种情况下,可能需要用户对其干扰采 取可行的措施。 # Appendix A: Integration and Usage Tips - When adding or removing components or peripherals from the server board, you must remove AC power. With AC power plugged into the server board, 5-volt standby is still present even though the server board is powered off. - Only Intel<sup>®</sup> Xeon<sup>®</sup> processor 5500 series with 95 W and less Thermal Design Power (TDP) are supported on this server board. Previous generation Intel<sup>®</sup> Xeon<sup>®</sup> processors are not supported. Intel<sup>®</sup> Xeon<sup>®</sup> processor 5500 series with TDP higher than 95 W are not supported. - You must install processors in order. CPU 1 is located near the edge of the server board and must be populated to operate the board. - On the back edge of the server board are eight diagnostic LEDs that display a sequence of amber POST codes during the boot process. If the server board hangs during POST, the LEDs display the last POST event run before the hang. - Only registered DDR3 DIMMs (RDIMMs) and unbuffered DDR3 DIMMs (UDIMMs) are supported on this server board. Mixing of RDIMMs and UDIMMs is not supported. - For the best performance, you should balance the number of DDR3 DIMMs installed across both processor sockets and memory channels. For example: a Two-DIMM configuration performs better than a One-DIMM configuration. In a Two-DIMM configuration, you should install DIMMs in DIMM sockets A1 and D1. An Eight-DIMM configuration (DIMM sockets A1, B1, A2, B2, D1, D2, E1, and E2) performs better than a Four-DIMM configuration (DIMM Sockets A1, B1, A2, and B2). - The Intel<sup>®</sup> RMM3 connector is not compatible with the Intel<sup>®</sup> Remote Management Module (Product Code AXXRMM3) or with the Intel<sup>®</sup> Remote Management Module 2 (Product Code AXXRMM2). - Normal BMC functionality is disabled with the force BMC update jumper (J8C1) set to the "enabled" position (pins 2-3). The server should never be run with the BMC force update jumper set in this position and should only be used when the standard firmware update process fails. This jumper should remain in the default (disabled) position (pins 1-2) when the server is running normally. - This server board no longer supports rolling BIOS (two BIOS banks) and implements a BIOS recovery mechanism instead. - When performing a normal BIOS update procedure, you must set the BIOS recovery jumper (J1A1) to its default position (pins 1-2). # Appendix B: Sensor Tables This appendix lists the sensor identification numbers and information regarding the sensor type, name, supported thresholds, assertion and de-assertion information, and a brief description of the sensor purpose. See the *Intelligent Platform Management Interface Specification, Version 2.0*, for sensor and event/reading-type table information. ### Sensor Type The sensor type references the values in the sensor type codes table in the Intelligent Platform Management Interface Specification Second Generation v2.0. It provides the context to interpret the sensor. ### Event / Reading Type The event / reading type references values from the event / reading type code ranges and the generic event / reading type code tables in the Intelligent Platform Management Interface Specification Second Generation v2.0. Digital sensors are a specific type of discrete sensors that only have two states. ### Event Thresholds / Triggers The following event thresholds are supported for threshold type sensors. [u,l][nr,c,nc] upper non-recoverable, upper critical, upper non-critical, lower non- recoverable, lower critical, lower non-critical uc, lc upper critical, lower critical Event triggers are supported, event-generating offsets for discrete type sensors. You can find the offsets in the generic event / reading type code or sensor type code tables in the Intelligent Platform Management Interface Specification Second Generation v2.0, depending on whether the sensor event / reading type is generic or a sensor-specific response. ### Assertion / De-assertion Enables Assertion and de-assertion indicators reveal the type of events the sensor can generate: As: Assertions De: De-assertion ### Readable Value / Offsets Readable Value indicates the type of value returned for threshold and other non-discrete type sensors. Readable Offsets indicate the offsets for discrete sensors that are readable via the Get Sensor Reading command. Unless otherwise indicated, all event triggers are readable (for example, Readable Offsets consists of the reading type offsets that do not generate events). ### Event Data This is the data included in an event message generated by the associated sensor. For threshold-based sensors, these abbreviations are used: R: Reading value T: Threshold value ### Rearm Sensors The rearm is a request for the event status for a sensor to be rechecked and updated upon a transition between good and bad states. You can rearm the sensors can be done manually or automatically. This column indicates the type supported by the sensor. The following abbreviations are used in the comment column to describe a sensor: A: Auto-rearm M: Manual rearm I: Rearm by init agent ### Default Hysteresis Hysteresis setting applies to all thresholds of the sensor. This column provides the count of hysteresis for the sensor, which can be 1 or 2 (positive or negative hysteresis). ### Criticality Criticality is a classification of the severity and nature of the condition. It also controls the behavior of the Control Panel Status LED. ### Standby Some sensors operate on standby power. These sensors may be accessed and / or generate events when the main (system) power is off, but AC power is present. **Table 76. Integrated BMC Core Sensors** | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |---------------------------------------------------------|----------|---------------------------|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | Power Unit Status<br>(Pwr Unit Status) | 01h | All | Power Unit<br>09h | Sensor<br>Specific<br>6Fh | 00 - Power down<br>04 - A/C lost<br>05 - Soft power<br>control failure<br>06 - Power unit<br>failure | OK<br>Fatal | As<br>and<br>De | - | Trig Offset | А | × | | Power Unit Redundancy <sup>1</sup><br>(Pwr Unit Redund) | 02h | Chassis-<br>specific | Power Unit<br>09h | Generic<br>0Bh | 00 - Fully Redundant 01 - Redundancy lost 02 - Redundancy degraded 03 - Non- redundant: sufficient resources. Transition from full redundant state. 04 - Non- redundant: sufficient resources. Transition from insufficient state. 05 - Non- redundant: insufficient resources | OK Degraded Degraded Degraded Degraded Fatal | As<br>and<br>De | _ | Trig Offset | A | X | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|-------------------------------------|-------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | | | | | | 06 – Redundant:<br>degraded from<br>fully redundant<br>state. | Degraded | | | | | | | | | | | | 07 – Redundant:<br>Transition from<br>non-redundant<br>state. | Degraded | | | | | | | IPMI Watchdog<br>(IPMI Watchdog) | 03h | All | Watchdog 2<br>23h | Sensor<br>Specific<br>6Fh | 00 - Timer expired, status only 01 - Hard reset 02 - Power down 03 - Power cycle 08 - Timer interrupt | ОК | As | - | Trig Offset | А | х | | Physical Security | 04h | Chassis<br>Intrusion is<br>chassis- | Physical<br>Security | Sensor<br>Specific | 00 - Chassis intrusion | OK | As<br>and | _ | Trig Offset | A | Х | | (Physical Scrty) | | specific | 05h | 6Fh | 04 - LAN leash<br>lost | OK | De | | 3 2 2 | | | | FP Interrupt<br>(FP NMI Diag Int) | 05h | Chassis -<br>specific | Critical<br>Interrupt<br>13h | Sensor<br>Specific<br>6Fh | 00 - Front panel<br>NMI / diagnostic<br>interrupt | ОК | As | - | Trig Offset | А | - | | SMI Timeout<br>(SMI Timeout) | 06h | All | SMI Timeout<br>F3h | Digital<br>Discrete<br>03h | 01 – State<br>asserted | Fatal | As<br>and<br>De | _ | Trig Offset | А | _ | | System Event Log<br>(System Event Log) | 07h | All | Event<br>Logging<br>Disabled<br>10h | Sensor<br>Specific<br>6Fh | 02 - Log area<br>reset / cleared | ОК | As | - | Trig Offset | А | Х | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|---------------------------|----------------|---------------------------|--------------------------|--------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | System Event<br>(System Event) | 08h | All | System Event | Sensor<br>Specific<br>6Fh | 04 – PEF action | ОК | As | - | Trig Offset | A,I | Х | | BB +1.1V IOH<br>(BB +1.1V IOH) | 10h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | - | | BB +1.1V P1 Vccp<br>(BB +1.1V P1 Vccp) | 11h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | Α | _ | | BB +1.1 P2 Vccp<br>(BB +1.1V P2 Vccp) | 12h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | BB +1.5V P1 DDR3<br>(BB +1.5V P1 DDR3) | 13h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | BB +1.5V P2 DDR3<br>(BB +1.5V P2 DDR3) | 14h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | Α | _ | | BB +1.8V AUX<br>(BB +1.8V AUX) | 15h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | х | | BB +3.3V<br>(BB +3.3V) | 16h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | BB +3.3V STBY<br>(BB +3.3V STBY) | 17h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | х | | BB +3.3V Vbat<br>(BB +3.3V Vbat) | 18h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | - | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |--------------------------------------------------------------|----------|---------------------------|--------------------|-------------------------|--------------------------|---------------------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | BB +5.0V<br>(BB +5.0V) | 19h | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | BB +5.0V STBY<br>(BB +5.0V STBY) | 1Ah | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | Х | | BB +12.0V<br>(BB +12.0V) | 1Bh | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | BB -12.0V<br>(BB -12.0V) | 1Ch | All | Voltage<br>02h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | Baseboard Temperature (Baseboard Temp) | 20h | All | Temperature<br>01h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | Х | | Front Panel Temperature (Front Panel Temp) | 21h | All | Temperature<br>01h | Threshold<br>01h | [u,l] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | Х | | IOH Thermal Margin (IOH Therm Margin) | 22h | All | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | Processor 1 Memory<br>Thermal Margin<br>(Mem P1 Thrm Mrgn) | 23h | All | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | Processor 2 Memory<br>Thermal Margin<br>(Mem P2 Thrm Mrgn) | 24h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | _ | | Fan Tachometer Sensors<br>(Chassis specific<br>sensor names) | 30h–39h | Chassis-<br>specific | Fan<br>04h | Threshold<br>01h | [I] [c,nc] | nc = Degraded<br>c = Non-fatal <sup>2</sup> | As<br>and<br>De | Analog | R, T | М | _ | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |----------------------------------------------|----------|---------------------------|-------------|-------------------------|-------------------------------------------------------------------------------------|------------------------------|---------------------------|------------------------------------|---------------------|-------|--------------| | Fan Present Sensors<br>(Fan x Present) | 40h–45h | Chassis-<br>specific | Fan<br>04h | Generic<br>08h | 01 - Device<br>inserted | ОК | As<br>and<br>De | - | Triggered<br>Offset | Auto | - | | | | | | | 00 - Fully<br>redundant | ОК | | | | Auto | | | | | | | | 01 - Redundancy lost | Degraded | | | | | | | | | | | | 02 - Redundancy degraded | Degraded | | | | | | | Fan Redundancy <sup>1</sup> (Fan Redundancy) | 46h | Chassis-<br>specific | Fan<br>04h | Generic<br>0Bh | 03 - Non-<br>redundant:<br>Sufficient<br>resources.<br>Transition from<br>redundant | Degraded | As<br>and<br>De | and – | Trig Offset | А | | | | | | | | 04 - Non- redundant: Sufficient resources. Transition from insufficient. | Degraded | | | | | _ | | | | | | | 05 - Non-<br>redundant:<br>insufficient<br>resources. | Fatal | | | | | | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |------------------------------------------|----------|---------------------------|---------------------|---------------------------|--------------------------------------------------------------|------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | | | | | | 06 – Non-<br>Redundant:<br>degraded from<br>fully redundant. | Degraded | | | | | | | | | | | | 07 - Redundant<br>degraded from<br>non-redundant | Degraded | | | | | | | | | | | | 00 – Presence | OK | | | | | | | | | | | | 01 - Failure | Degraded | | | | | | | Power Supply 1 Status | 50h | Chassis-<br>specific | Power Supply<br>08h | Sensor<br>Specific<br>6Fh | 02 – Predictive<br>Failure | Degraded | As<br>and | _ | Trig Offset | А | | | (PS1 Status) | 00 | | | | 03 - A/C lost | Degraded | De | | 9 0 | | X | | | | | | | 06 –<br>Configuration<br>error | ОК | | | | | | | | | | | | 00 - Presence | OK | | | | | | | | | | | | 01 - Failure | Degraded | | | | | | | Power Supply 2 Status | 51h | Chassis- | Power Supply | Sensor<br>Specific | 02 – Predictive<br>Failure | Degraded | As<br>and | _ | Trig Offset | A | | | (PS/2 Status) | | specific | 08h | 6Fh | 03 - A/C lost | Degraded | De | | Thy Oliset | | X | | | | | | | 06 –<br>Configuration<br>error | ОК | | | | | | | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |-------------------------------------------------------------------------|----------|---------------------------|--------------------|---------------------------|---------------------------------|--------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | Power Supply 1 AC Power Input (PS/1 Power In) | 52h | Chassis-<br>specific | Other Units<br>0Bh | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | X | | Power Supply 2 AC Power Input (PS/2 Power In) | 53h | Chassis-<br>specific | Other Units<br>0Bh | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | Α | × | | Power Supply 1 +12V % of Maximum Current Output (PS/1 Curr Out %) | 54h | Chassis-<br>specific | Current<br>03h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | Α | х | | Power Supply 2 +12V % of<br>Maximum Current Output<br>(PS/2 Curr Out %) | 55h | Chassis-<br>specific | Current<br>03h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | х | | Power Supply 1 Temperature (PS/1 Temperature) | 56h | Chassis-<br>specific | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | х | | Power Supply 2<br>Temperature<br>(PS/2 Temperature) | 57h | Chassis-<br>specific | Temperature | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | R, T | А | Х | | Processor 1 Status (P1 Status) | 60h | All | Processor<br>07h | Sensor<br>Specific<br>6Fh | 01 - Thermal trip 07 - Presence | Fatal<br>OK | As<br>and<br>De | - | Trig Offset | М | х | | Processor 2 Status (P2 Status) | 61h | Dual<br>processor<br>only | Processor<br>07h | Sensor<br>Specific<br>6Fh | 01- Thermal trip 07 - Presence | Fatal | As<br>and<br>De | - | Trig Offset | M | Х | | Processor 1 Thermal<br>Margin<br>(P1 Therm Margin) | 62h | All | Temperature<br>01h | Threshold<br>01h | - | _ | _ | Analog | - | _ | _ | | Processor 2 Thermal<br>Margin<br>(P2 Therm Margin) | 63h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | - | - | _ | Analog | ı | - | - | #### Appendix B: Sensor Tables | Full Sensor Name<br>(Sensor name in SDR) | Sensor # | Platform<br>Applicability | Sensor Type | Event /<br>Reading Type | Event Offset<br>Triggers | Contrib. To<br>System Status | Assert<br>/ De-<br>assert | Readabl<br>e<br>Value /<br>Offsets | Event<br>Data | Rearm | Stand-<br>by | |-------------------------------------------------------|----------|---------------------------|--------------------|----------------------------|--------------------------|--------------------------------|---------------------------|------------------------------------|---------------|-------|--------------| | Processor 1 Thermal<br>Control %<br>(P1 Therm Ctrl %) | 64h | All | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | Trig Offset | А | - | | Processor 2 Thermal<br>Control %<br>(P2 Therm Ctrl %) | 65h | Dual<br>processor<br>only | Temperature<br>01h | Threshold<br>01h | [u] [c,nc] | nc = Degraded<br>c = Non-fatal | As<br>and<br>De | Analog | Trig Offset | A | - | | Processor 1 VRD Temp<br>(P1 VRD Hot) | 66h | All | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded | Fatal | As<br>and<br>De | _ | Trig Offset | М | _ | | Processor 2 VRD Temp<br>(P2 VRD Hot) | 67h | Dual<br>processor<br>only | Temperature<br>01h | Digital<br>Discrete<br>05h | 01 - Limit<br>exceeded | Fatal | As<br>and<br>De | _ | Trig Offset | М | _ | | Catastrophic Error (CATERR) | 68h | All | Processor<br>07h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Non-fatal | As<br>and<br>De | _ | Trig Offset | М | - | | CPU Missing<br>(CPU Missing) | 69h | All | Processor<br>07h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Fatal | As<br>and<br>De | _ | Trig Offset | М | - | | IOH Thermal Trip<br>(IOH Thermal Trip) | 6Ah | All | Temperature<br>01h | Digital<br>Discrete<br>03h | 01 – State<br>Asserted | Fatal | As<br>and<br>De | _ | Trig Offset | М | Х | ## Appendix C: POST Error Messages and Handling Whenever possible, the BIOS outputs the current boot progress codes on the video screen. Progress codes are 32-bit quantities plus optional data. The 32-bit numbers include class, subclass, and operation information. The class and subclass fields point to the type of hardware being initialized. The operation field represents the specific initialization activity. Based on the data bit availability to display progress codes, a progress code can be customized to fit the data width. The higher the data bit, the higher the granularity of information that can be sent on the progress port. The progress codes may be reported by the system BIOS or option ROMs. The Response section in the following table is divided into three types: - Minor: The message displays on the screen or on the Error Manager screen, and an error is logged to the SEL. The system continues booting in a degraded state. The user may want to replace the erroneous unit. The POST Error Pause option setting in the BIOS setup does not have any effect on this error. - Major: The message displays on the Error Manager screen, and an error is logged to the SEL. The POST Error Pause option setting in the BIOS setup determines whether the system pauses to the Error Manager for this type of error so the user can take immediate corrective action or the system continues booting. - Note that for 0048 "Password check failed", the system will halt, and then after the next reset/reboot displays the error code in the Error Manager screen. - Fatal: The system halts during post at a blank screen with the text "Unrecoverable fatal error found. System will not boot until the error is resolved" and "Press <F2> to enter setup" The POST Error Pause option setting in the BIOS setup does not have any effect with this class of error. When the operator presses the **F2** key on the keyboard, the error message is displayed on the Error Manager screen, and an error is logged to the SEL with the error code. The system cannot boot unless the error is resolved. The user must replace the faulty part and restart the system. Table 77. SEL Format for POST Error Messages | Generator<br>ID | Sensor Type<br>Code | Sensor<br>number | Type code | Event Data1 | Event Data2 | Event Data3 | |-----------------------|---------------------------------------|--------------------------------|---------------------------------------|----------------------------------------|--------------------------------------------|---------------------------------------------| | 33h<br>(BIOS<br>POST) | <b>0Fh</b> (System Firmware Progress) | 06h<br>(BIOS<br>POST<br>Error) | 6Fh<br>(Sensor<br>Specific<br>Offset) | A0h<br>(OEM Codes in<br>Data2 & Data3) | xxh<br>(Low Byte of<br>POST Error<br>Code) | xxh<br>(High Byte of<br>POST Error<br>Code) | Table 78. POST Error Messages and Handling | Error Code | Error Message | Response | |------------|----------------------------------------------------------------------------------------------------------|----------| | 0012 | CMOS date / time not set | Major | | 0048 | Password check failed | Major | | 0108 | Keyboard component encountered a locked error. | Minor | | 0109 | Keyboard component encountered a stuck key error. | Minor | | 0113 | Fixed Media The SAS RAID firmware can not run properly. The user should attempt to reflash the firmware. | Major | | 0140 | PCI component encountered a PERR error. | Major | | 0141 | PCI resource conflict | Major | | 0146 | PCI out of resources error | Major | | 0192 | Processor 0x cache size mismatch detected. | Fatal | | 0193 | Processor 0x stepping mismatch. | Minor | | 0194 | Processor 0x family mismatch detected. | Fatal | | 0195 | Processor 0x Intel(R) QPI speed mismatch. | Major | | 0196 | Processor 0x model mismatch. | Fatal | | 0197 | Processor 0x speeds mismatched. | Fatal | | 0198 | Processor 0x family is not supported. | Fatal | | 019F | Processor and chipset stepping configuration is unsupported. | Major | | 5220 | CMOS/NVRAM Configuration Cleared | Major | | 5221 | Passwords cleared by jumper | Major | | 5224 | Password clear Jumper is Set. | Major | | 8160 | Processor 01 unable to apply microcode update | Major | | 8161 | Processor 02 unable to apply microcode update | Major | | 8180 | Processor 0x microcode update not found. | Minor | | 8190 | Watchdog timer failed on last boot | Major | | 8198 | OS boot watchdog timer failure. | Major | | 8300 | Baseboard management controller failed self-test | Major | | 84F2 | Baseboard management controller failed to respond | Major | | 84F3 | Baseboard management controller in update mode | Major | | 84F4 | Sensor data record empty | Major | | 84FF | System event log full | Minor | | 8500 | Memory component could not be configured in the selected RAS mode. | Major | | 8501 | DIMM Population Error. | Major | | 8502 | CLTT Configuration Failure Error. | Major | | 8520 | DIMM_A1 failed Self Test (BIST). | Major | | 8521 | DIMM_A2 failed Self Test (BIST). | Major | | 8522 | DIMM_B1 failed Self Test (BIST). | Major | | 8523 | DIMM_B2 failed Self Test (BIST). | Major | | 8524 | DIMM_C1 failed Self Test (BIST). | Major | | 8525 | DIMM_C2 failed Self Test (BIST). | Major | | 8526 | DIMM_D1 failed Self Test (BIST). | Major | | 8527 | DIMM_D2 failed Self Test (BIST). | Major | | 8528 | DIMM_E1 failed Self Test (BIST). | Major | | Error Code | Error Message | Response | |------------|-----------------------------------------------------------------------------|----------| | 8529 | DIMM_E2 failed Self Test (BIST). | Major | | 852A | DIMM_F1 failed Self Test (BIST). | Major | | 852B | DIMM_F2 failed Self Test (BIST). | Major | | 8540 | DIMM_A1 Disabled. | Major | | 8541 | DIMM_A2 Disabled. | Major | | 8542 | DIMM_B1 Disabled. | Major | | 8543 | DIMM_B2 Disabled. | Major | | 8544 | DIMM_C1 Disabled. | Major | | 8545 | DIMM_C2 Disabled. | Major | | 8546 | DIMM_D1 Disabled. | Major | | 8547 | DIMM_D2 Disabled. | Major | | 8548 | DIMM_E1 Disabled. | Major | | 8549 | DIMM_E2 Disabled. | Major | | 854A | DIMM_F1 Disabled. | Major | | 854B | DIMM_F2 Disabled. | Major | | 8560 | DIMM_A1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8561 | DIMM_A2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8562 | DIMM_B1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8563 | DIMM_B2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8564 | DIMM_C1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8565 | DIMM_C2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8566 | DIMM_D1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8567 | DIMM_D2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8568 | DIMM_E1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 8569 | DIMM_E2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 856A | DIMM_F1 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 856B | DIMM_F2 Component encountered a Serial Presence Detection (SPD) fail error. | Major | | 85A0 | DIMM_A1 Uncorrectable ECC error encountered. | Major | | 85A1 | DIMM_A2 Uncorrectable ECC error encountered. | Major | | 85A2 | DIMM_B1 Uncorrectable ECC error encountered. | Major | | 85A3 | DIMM_B2 Uncorrectable ECC error encountered. | Major | | 85A4 | DIMM_C1 Uncorrectable ECC error encountered. | Major | | 85A5 | DIMM_C2 Uncorrectable ECC error encountered. | Major | | 85A6 | DIMM_D1 Uncorrectable ECC error encountered. | Major | | 85A7 | DIMM_D2 Uncorrectable ECC error encountered. | Major | | 85A8 | DIMM_E1 Uncorrectable ECC error encountered. | Major | | 85A9 | DIMM_E2 Uncorrectable ECC error encountered. | Major | | 85AA | DIMM_F1 Uncorrectable ECC error encountered. | Major | | 85AB | DIMM_F2 Uncorrectable ECC error encountered. | Major | | 8604 | Chipset Reclaim of non critical variables complete. | Minor | | 9000 | Unspecified processor component has encountered a non specific error. | Major | | 9223 | Keyboard component was not detected. | Minor | | 9226 | Keyboard component encountered a controller error. | Minor | | 9243 | Mouse component was not detected. | Minor | | Error Code | Error Message | Response | |------------|-------------------------------------------------------------------------------------|----------| | 9246 | Mouse component encountered a controller error. | Minor | | 9266 | Local Console component encountered a controller error. | Minor | | 9268 | Local Console component encountered an output error. | Minor | | 9269 | Local Console component encountered a resource conflict error. | Minor | | 9286 | Remote Console component encountered a controller error. | Minor | | 9287 | Remote Console component encountered an input error. | Minor | | 9288 | Remote Console component encountered an output error. | Minor | | 92A3 | Serial port component was not detected | Major | | 92A9 | Serial port component encountered a resource conflict error | Major | | 92C6 | Serial Port controller error | Minor | | 92C7 | Serial Port component encountered an input error. | Minor | | 92C8 | Serial Port component encountered an output error. | Minor | | 94C6 | LPC component encountered a controller error. | Minor | | 94C9 | LPC component encountered a resource conflict error. | Major | | 9506 | ATA/ATPI component encountered a controller error. | Minor | | 95A6 | PCI component encountered a controller error. | Minor | | 95A7 | PCI component encountered a read error. | Minor | | 95A8 | PCI component encountered a write error. | Minor | | 9609 | Unspecified software component encountered a start error. | Minor | | 9641 | PEI Core component encountered a load error. | Minor | | 9667 | PEI module component encountered a illegal software state error. | Fatal | | 9687 | DXE core component encountered a illegal software state error. | Fatal | | 96A7 | DXE boot services driver component encountered a illegal software state error. | Fatal | | 96AB | DXE boot services driver component encountered invalid configuration. | Minor | | 96E7 | SMM driver component encountered a illegal software state error. | Fatal | | 0xA022 | Processor component encountered a mismatch error. | Major | | 0xA027 | Processor component encountered a low voltage error. | Minor | | 0xA028 | Processor component encountered a high voltage error. | Minor | | 0xA421 | PCI component encountered a SERR error. | Fatal | | 0xA500 | ATA/ATPI ATA bus SMART not supported. | Minor | | 0xA501 | ATA/ATPI ATA SMART is disabled. | Minor | | 0xA5A0 | PCI Express component encountered a PERR error. | Minor | | 0xA5A1 | PCI Express component encountered a SERR error. | Fatal | | 0xA5A4 | PCI Express IBIST error. | Major | | 0xA6A0 | DXE boot services driver Not enough memory available to shadow a legacy option ROM. | Minor | | 0xB6A3 | DXE boot services driver Unrecognized. | Major | The following table lists POST error beep codes. Prior to system Video initialization, the BIOS uses these beep codes to inform users of error conditions. The beep code is followed by a user-visible code on POST Progress LEDs. Table 79. POST Error Beep Codes | Beeps | Error Message | POST Progress Code | Description | |-----------------------------|--------------------------------------------------------------------------|------------------------|-----------------------------------------------------------------------------| | 3 | Memory error | Multiple | System halted because a fatal error related to the memory was detected. | | The following for convenier | <u> </u> | m the BMC, and are cor | ntrolled by the Firmware team. They are listed here | | 1-5-2-1 | CPU: Empty slot / population error. | N/A | CPU sockets are populated incorrectly – CPU1 must be populated before CPU2. | | 1-5-4-2 | Power fault: DC<br>power<br>unexpectedly lost<br>(power good<br>dropout) | N/A | Power unit sensors – power unit failure offset. | | 1-5-4-4 | Power control fault<br>(Power good<br>assertion timeout) | N/A | Power unit sensors – soft power control failure offset. | In case of POST error(s) that are listed as Major, the BIOS enters the error manager and waits for the user to press an appropriate key before booting the operating system or entering the BIOS Setup. The user can override this option by setting the POST Error Pause option as disabled on the BIOS setup Main screen. If this option is disabled, the system boots the operating system without user intervention. The default is disabled. ## Appendix D: POST Code Diagnostic LED Decoder The BIOS executes platform configuration processes during the system boot. Each process is assigned a specific hex POST code number. As each configuration routine is started, the BIOS displays the POST code on the POST Code Diagnostic LEDs on the back edge of the server board. The Diagnostic LEDs identify the last POST process to be executed. Each POST code is represented by the eight Diagnostic LEDs. The POST codes are divided into two nibbles, an upper nibble and a lower nibble. The upper nibble bits are represented by Diagnostic LEDs #4, #5, #6, #7. The lower nibble bits are represented by Diagnostics LEDs #0, #1, #2 and #3. Given the bit is set in the upper and lower nibbles, and then the corresponding LED is lit. If the bit is clear, corresponding LED is off. Diagnostic LED #7 is labeled as "MSB", and the Diagnostic LED #0 is labeled as "LSB". | A. ID LED | F. Diagnostic LED #4 | |--------------------------------|--------------------------------| | B. Status LED | G. Diagnostic LED #3 | | C. Diagnostic LED #7 (MSB LED) | H. Diagnostic LED #2 | | D. Diagnostic LED #6 | I. Diagnostic LED #1 | | E. Diagnostic LED #5 | J. Diagnostic LED #0 (LSB LED) | Figure 48. Diagnostic LED Placement Diagram In the following example, the BIOS sends a value of ACh to the diagnostic LED decoder. The LEDs are decoded as follows: **Upper Nibble LEDs** Lower Nibble LEDs **MSB LSB** LED#6 LED #5 LED #4 LED #3 LED #2 **LED #7** LED #1 LED #0 8h 4h 2h 1h 8h 4h 2h 1h **Status** ON OFF ON OFF ON ON **OFF** OFF 1 0 0 1 1 0 0 Ah Ch **Table 80. POST Progress Code LED Example** Upper nibble bits = 1010b = Ah; Lower nibble bits = 1100b = Ch; the two are concatenated as ACh. Table 81. Diagnostic LED POST Code Decoder | | | D | iagno | | | | er | | | |------------------------------------------------------------|--------|----------------|-----------------|------------------|---------------|--------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 01 | | | | ) = Or | u' . | | | • | | | Checkpoint | | | Nibb | le | L | .ower | Nibb | | Description | | | MSB | | | | | | | LSB | <b>,</b> , , , | | | 8h | 4h | 2h | 1h | 8h | 4h | 2h | 1h | | | LED | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | | Multi-use co | | | _ | | | | | | | | 0xF2h | 0 | 0 | 0 | 0 | Х | X | 0 | Х | Seen at the start of Memory Reference Code (MRC) | | | | | | | | | | | Start of the very early platform initialization code | | | | | | | | | | | Very late in POST, it is the signal that the operating system has switched to virtual memory mode | | | | <u> </u> | | <u> </u> | L | | | | 3witched to virtual memory mode | | Memory Erro<br>Note that the<br>other Progre<br>the Memory | ese ar | e coc<br>odes. | les us<br>(Thes | sed in<br>se pro | early<br>gres | POS | T by I | <b>Vie</b> mo | ory Reference Code. Later in POST these same codes are used fo<br>controlled by BIOS and are subject to change at the discretion of | | 0xE8h | 0 | 0 | 0 | Х | O | Х | Х | Х | No Usable Memory Error: No memory in the system, or SPD bad so no memory could be detected | | 0xEAh | 0 | 0 | 0 | Х | 0 | х | 0 | х | Channel Training Error: DQ/DQS training failed on a channel during memory channel initialization. If no usable memory remains, system is halted. | | 0xEBh | 0 | 0 | 0 | Х | 0 | Χ | 0 | 0 | Memory Test Error: memory failed Hardware BIST. | | 0xEDh | 0 | 0 | 0 | Х | 0 | 0 | Х | 0 | Population Error: RDIMMs and UDIMMs cannot be mixed in the system | | 0xEEh | 0 | 0 | 0 | Х | 0 | 0 | 0 | Х | Mismatch Error: more than 2 Quad Ranked DIMMS in a channel. | | | erenc | e Cod | de Pro | | s Cod | les (N | ot ac | comp | anied by a beep code) | | 0xB0h | 0 | Х | 0 | Ō | Х | X | Х | X | Chipset Initialization Phase | | 0xB1h | 0 | Χ | 0 | 0 | Х | Х | Х | 0 | Reset Phase | | 0xB2h | 0 | Х | 0 | 0 | Х | Х | 0 | Χ | DIMM Detection Phase | | 0xB3h | 0 | Х | 0 | 0 | Х | Х | 0 | 0 | Clock Initialization Phase | | 0Xb4h | 0 | Χ | 0 | 0 | Χ | 0 | Χ | Χ | SPD Data Collection Phase | | 0Xb6h | 0 | Х | 0 | 0 | Х | 0 | 0 | Х | Rank Formation Phase | | 0xB8h | 0 | Х | 0 | 0 | 0 | Х | Х | Х | Channel Training Phase | | 0xB9h | Ō | X | Ō | Ō | Ō | X | X | Ô | Memory Test Phase | | 0xBAh | Ō | X | Ō | Ō | Ō | X | O | X | Memory Map Creation Phase | | 0xBBh | Ō | X | 0 | 0 | Ō | X | 0 | O | RAS Initialization Phase | | 0xBCh | Ō | Х | 0 | 0 | Ō | 0 | X | Х | MRC Complete | | <b>Host Proces</b> | sor | | | | и | | | | | | 0x04h | Х | Х | Х | 0 | Х | 0 | Х | Х | Early processor initialization (flat32.asm) where system BSP is selected | | 0x10h | Х | Х | Х | 0 | Х | Х | Х | Χ | Power-on initialization of the host processor (bootstrap processor) | | 0x11h | Х | Χ | Х | 0 | Х | Х | X | 0 | Host processor cache initialization (including AP) | | 0x12h | Х | Х | Х | 0 | Х | Х | 0 | Х | Starting application processor initialization | | 0x13h | Χ | Х | Х | 0 | Χ | Х | 0 | 0 | SMM initialization | | Chipset | | | | | | | | | | | 0x21h | Χ | Х | 0 | Х | Χ | X | X | 0 | Initializing a chipset component | | Memory | | | | | | | | | | | 0x22h | Χ | X | 0 | X | Х | X | 0 | Х | Reading configuration data from memory (SPD on DIMM) | | 0x23h | Х | X | 0 | Х | Х | X | 0 | 0 | Detecting presence of memory | | 0x24h | Х | X | 0 | Х | Х | 0 | X | Х | Programming timing parameters in the memory controller | | 0x25h | Х | X | 0 | X | Х | 0 | X | 0 | Configuring memory parameters in the memory controller | | 0x26h | Х | Х | 0 | X | Х | 0 | 0 | Х | Optimizing memory controller settings | | 0x27h | Х | Х | 0 | Х | Х | 0 | 0 | 0 | Initializing memory, such as ECC init | | 0x28h | Χ | Χ | 0 | Х | 0 | Χ | X | Χ | Testing memory | | PCI Bus | | | | | | | | | | | 0x50h | Χ | 0 | X | 0 | Χ | X | X | Χ | Enumerating PCI buses | | OXBAN O X O O X O X detection, and so forth.) OXBCh O X O O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) OXDO O O X O X X X X X Trying to boot device selection 0 OXD1 O O X O X X X X O Trying to boot device selection 1 | | | D | | | _ED D | | er | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------|-------|------|-----|-------|-------|------|---|-------------------------------------------------------------| | MSB | | | | | | | | | | | | NSB | Checkpoint | | Jpper | Nibb | le | L | .ower | Nibb | | Description | | LED | | | 4 h | 26 | 4 h | Oh | 46 | 26 | | 2000.19110.11 | | Design | LED | | | | _ | | _ | | | | | No.52h | | | | | | | | | | Allocating resources to PCI buses | | DASSH | | | | | | | | | | | | 0x54h X O X O X D X X Reserved for PCI bus 0x55h X O X O X O X O X O X O X O X O X O X O X O X O X O X O X X O X O X X X O X O X X X O X X X X O X X X X O X X X X O X O X X X X O X O X X X X O X X X X X X X X X X X X X X X X X X X X X X | | | | | | | | | | | | Dys55h | | | | | | | | | | | | NASSEN | | | | | | | | | | | | Name | | | | | | | | | | | | USB | | | | | | | | | | | | Dxx69h | | | | | | _ ^ | | | | Treserved for Forbus | | ATA/ATAPI/SATA | | Y | 0 | Y | 0 | | Y | Y | Υ | Pacatting LISR hus | | ATA/ATAPI/SATA | | | | | | | | | | | | Negotiage Nego | | | U | | 0 | U | | | U | Reserved for OSB devices | | NSBh | | II | 0 | V | 0 | | V | 0 | V | Populating SATA hus and all devices | | SMBUS Ox5Ch X O O O X X Resetting SMBUS 0x5Dh X O X O O X X Resetting SMBUS 0x70h X O O X X X X C Q Q X X X X D Disabling the video controller (VGA) 0x72h X O O X X X O D X X Q Q Q X X X Q D Q X X X Q D Q X X X Q Q Q X X Q Q Q X X Q Q Q X X Q Q X X X Q Disabling the video controller (VGA) X Q Q X X Q Disabling the video controller (VGA) Q | | | | | | | | | | | | NySCh | | ^ | U | | U | U | | U | U | Reserved for ATA | | Description | | l v | _ | V | _ | | _ | V | V | Decetting CMDHC | | Decal Console | | | | | | | | | | | | 0x70h | | | U | Λ | U | U | U | Λ | U | Reserved for SMBUS | | Disabling the video controller (VGA) | | | _ | _ | _ | l v | V | V | V | Departing the wides controller (VCA) | | Note | | | | | | | | | | | | Remote Console | | | | | | | | | | | | Ox78h | | | U | U | U | Χ | Χ | U | Χ | Enabling the video controller (VGA) | | 0x79h | | | _ | _ | | _ | V | V | V | Describes the seconds sectorilles | | Ox7Ah | | | | | | | | | | | | Keyboard (only USB) Ox90h O X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X <td></td> | | | | | | | | | | | | 0x90h O X X Q X X X X Disabling the keyboard 0x91h O X X O X X O Disabling the keyboard 0x92h O X X O X X O X Detecting the presence of the keyboard 0x93h O X X O X X O X Detecting the presence of the keyboard input buffer 0x94h O X X O X X O X X Clearing keyboard controller to run Self Test(PS/2 only) Mouse (only USB) Wash O X X O X X Detecting the mouse 0x99h O X X O O X X Detecting the mouse 0x9Ah O X X O O X X Detecting the mouse Fixed Media OxB0h O X O X | | | | U | U | U | X | U | Χ | Enabling the console controller | | 0x91h O X X O X X O Disabling the keyboard 0x92h O X X O X X O X Detecting the presence of the keyboard 0x93h O X X O X X O X X O X X O X X O X X O X X O X X O X X O X X O X X O X X O X X O X X O Detecting the mouse Ox94h O X X O O X X O Detecting the mouse Ox94h O X X O O X X O Detecting the mouse Ox94h O X X O O X X O Detecting the mouse Ox94h Ox84h <td< td=""><td></td><td>II -</td><td></td><td>V</td><td></td><td>l v</td><td>V</td><td>V</td><td>V</td><td>Describes the least send</td></td<> | | II - | | V | | l v | V | V | V | Describes the least send | | 0x92h 0 X X 0 X Detecting the presence of the keyboard 0x93h 0 X X 0 X X 0 Cenabling the keyboard input buffer 0x94h 0 X X 0 X X Clearing keyboard input buffer 0x95h 0 X X 0 X X O X Clearing keyboard input buffer 0x95h 0 X X 0 X X O X Clearing keyboard input buffer 0x98h 0 X X 0 X X X Detecting the mouse 0x99h 0 X X 0 0 X X Detecting the mouse 0x94h 0 X X 0 X X Detecting the mouse 0x94h 0 X X 0 X X X Resetting the mouse 0x80h 0 X 0 0 <td></td> | | | | | | | | | | | | 0x93h 0 X X 0 X X 0 0 Enabling the keyboard 0x94h 0 X X 0 X 0 X X Clearing keyboard input buffer 0x95h 0 X X 0 X O X O D X X O Instructing keyboard input buffer 0x98h 0 X X 0 X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X X | | | | | | | | | | | | 0x94h O X X O X X Clearing keyboard input buffer 0x95h O X X O X X O X X O Instructing keyboard controller to run Self Test(PS/2 only) Mouse (only USB) 0x98h O X X O O X X Resetting the mouse 0x99h O X X O O X X O Detecting the mouse 0x9Ah O X X O O X O O X Detecting the presence of mouse 0x9Bh O X X O O X O Detecting the presence of mouse 0x8Dh O X X O O X X X Resetting the mouse Fixed Media 0xB2h O X O X X X X Resetting fixed media device 0xB3h O X O O X X O | | | | | | | | | | | | 0x95h O X X O X O Instructing keyboard controller to run Self Test(PS/2 only) Mouse (only USB) 0x98h O X X O O X X O Detecting the mouse 0x99h O X X O O X X O Detecting the mouse 0x9Ah O X X O O X O X Detecting the mouse 0x9Bh O X X O O X Detecting the mouse Fixed Media 0xB0h O X O O X X X X Resetting fixed media device 0xB2h O X O O X X X O Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O Detecting presence of a fixed media device | | | | | | | | | | | | Mouse (only USB) 0x98h O X X X O O X X X O Detecting the mouse 0x99h O X X X O O X X O Detecting the mouse 0x9Ah O X X X O O X O X Detecting the presence of mouse 0x9Bh O X X O O X O D Enabling the mouse Fixed Media 0xB0h O X O O X X X X X X D Disabling fixed media device 0xB1h O X O O X X X D Detecting fixed media device 0xB2h O X O O X X X D Disabling fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X D D Disabling / configuring a fixed media device 0xB8h O X O O X X X D Disabling removable media device 0xB9h O X O O D X X X D Disabling removable media device 0xBAh O X O O D X X X D Disabling removable media device 0xBAh O X O O D X X X D Disabling removable media device 0xBAh O X O O D X X X D Disabling removable media device 0xBCh O X O O D X X X X D Disabling removable media device 0xBCh O X O O D X X X X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD1 O X X O X X X X X X X X X X X X Trying to boot device selection 1 | | | | | | | | | | | | 0x98h O X X O O X X X Resetting the mouse 0x99h O X X O O X X O Detecting the mouse 0x98h O X X O O X O O X Detecting the mouse Fixed Media 0xB0h O X O O X X X O Disabling fixed media device 0xB1h O X O O X X X O Disabling fixed media device 0xB2h O X O O X X O Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O Detecting presence of a fixed media device 0xB8h O X O O X X X Resetting removable media device 0xB9h O X O O X X Disabling removable media device <t< td=""><td></td><td></td><td></td><td>Λ</td><td>U</td><td>λ</td><td>U</td><td>Λ</td><td>U</td><td>instructing keyboard controller to run Seir Test(PS/2 only)</td></t<> | | | | Λ | U | λ | U | Λ | U | instructing keyboard controller to run Seir Test(PS/2 only) | | 0x99h O X X O Detecting the mouse 0x9Ah O X X O X Detecting the presence of mouse 0x9Bh O X X O O X O O Enabling the mouse Fixed Media 0xB0h O X O O X X X O Disabling fixed media device 0xB1h O X O O X X O Disabling fixed media device 0xB2h O X O O X X O Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O Detecting presence of a fixed media device 0xB8h O X O O X X X Resetting removable media device 0xB9h O X O O X X Detecting presence of a removable media device 0xBAh O X O O X X Det | | | | V | _ | | V | V | V | Decetting the mouse | | 0x9Ah O X X O O X O X Detecting the presence of mouse Fixed Media 0xB0h O X O O X X X X Resetting fixed media device 0xB1h O X O O X X O Disabling fixed media device 0xB2h O X O O X X O Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O O Enabling / configuring a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X X Resetting presence of a fixed media device (hard drive detection, and so forth.) 0xB8h O X O O X X Resetting removable media device 0xB9h O X O O X X O Disabling removable media device 0xBAh O X O O X X O | | | | | | | | | | | | Ox9Bh | | | | | | | _ | | | | | Fixed Media OxB0h O X O O X X X X X D Disabling fixed media device OxB1h O X O O X X X D Disabling fixed media device OxB2h O X O O X X X D Detecting presence of a fixed media device (hard drive detection, and so forth.) OxB3h O X O O X X X O D Enabling / configuring a fixed media device Removable Media OxB8h O X O O O X X X D Disabling removable media device OxB9h O X O O O X X D Disabling removable media device OxB4h O X O O O X X D Disabling removable media device OxB6h O X O O O X X D Detecting presence of a removable media device OxB6h O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) OxD0 O O X O X X X X Trying to boot device selection 0 OxD1 O O X O X O X X X D Trying to boot device selection 1 | | | | | | | | | | | | 0xB0hOXOOXXXXResetting fixed media device0xB1hOXOOXXODisabling fixed media device0xB2hOXOOXXODetecting presence of a fixed media device (hard drive detection, and so forth.)0xB3hOXOOXXOOEnabling / configuring a fixed media device0xB8hOXOOOXXResetting removable media device0xB9hOXOOXXODisabling removable media device0xBAhOXOOXXDetecting presence of a removable media device (CD-RO detection, and so forth.)0xBChOXOOOXXEnabling / configuring a removable media deviceBoot Device Selection (BDS)0xD0OOXXXXTrying to boot device selection 00xD1OOXOXXXTrying to boot device selection 1 | | | Λ | Λ | U | U | Χ | U | U | Enabling the mouse | | 0xB1h O X O O X X O Disabling fixed media device 0xB2h O X O O X X O X Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O O Enabling / configuring a fixed media device 0xB8h O X O O X X X Resetting removable media device 0xB9h O X O O X X O Disabling removable media device 0xBAh O X O O X X O Detecting presence of a removable media device 0xBCh O X O O X X Enabling / configuring a removable media device (CD-RO detection, and so forth.) 0xBCh O X O O X X Enabling / configuring a removable media device 0xBCh O X O O X X Enabling / configuring a fixed media device 0xBCh O <td></td> <td></td> <td>V</td> <td>_</td> <td>_</td> <td>l v</td> <td>V</td> <td>V</td> <td>V</td> <td>Departing fixed modic device</td> | | | V | _ | _ | l v | V | V | V | Departing fixed modic device | | 0xB2h O X O O X X O X Detecting presence of a fixed media device (hard drive detection, and so forth.) 0xB3h O X O O X X O O Enabling / configuring a fixed media device Removable Media 0xB8h O X O O O X X N Resetting removable media device 0xB9h O X O O X X O Disabling removable media device 0xBAh O X O O X O X O Detecting presence of a removable media device (CD-RO detection, and so forth.) 0xBCh O X O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD0 O X O X X X X X Trying to boot device selection 1 | | | | | | | | | | | | OXB2h O X O O X X O O Enabling / configuring a fixed media device Removable Media OXB8h O X O O O X X X O D Disabling removable media device OXB9h O X O O O X X X O Disabling removable media device OXBAh O X O O O X X X D Detecting presence of a removable media device (CD-RO detection, and so forth.) OXBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) OXDO O X O X X X X X Trying to boot device selection 0 OXD1 O O X O X X X X X X O Trying to boot device selection 1 | UXBIN | U | Χ | U | U | Α. | Χ | X | O | | | Removable Media 0xB8h | | | | | | | | | | and so forth.) | | 0xB8h O X O O X X X Resetting removable media device 0xB9h O X O O X X O Disabling removable media device 0xBAh O X O O X O X Detecting presence of a removable media device (CD-RO detection, and so forth.) 0xBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD0 O O X X X X X X Trying to boot device selection 0 0xD1 O O X O X X X X X Trying to boot device selection 1 | | | | 0 | 0 | Χ | X | 0 | 0 | Enabling / configuring a fixed media device | | 0xB9h O X O O X X O Disabling removable media device 0xBAh O X O O X O X Detecting presence of a removable media device (CD-RO detection, and so forth.) 0xBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD0 O O X X X X X X Trying to boot device selection 0 0xD1 O O X O X X X X X Trying to boot device selection 1 | Removable I | Media | _ | | | | | | | | | 0xBAh O X O O X O X Detecting presence of a removable media device (CD-RO detection, and so forth.) 0xBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD0 O O X X X X X Trying to boot device selection 0 0xD1 O O X O X X X X X Trying to boot device selection 1 | | | | | | | | | | | | OXBAII O X O O X O X O A detection, and so forth.) OXBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) OXDO O O X O X X X X X Trying to boot device selection 0 OXD1 O O X O X X X X X O Trying to boot device selection 1 | 0xB9h | 0 | Χ | 0 | 0 | 0 | Χ | Х | 0 | | | 0xBCh O X O O O X X Enabling / configuring a removable media device Boot Device Selection (BDS) 0xD0 O O X X X X X Trying to boot device selection 0 0xD1 O O X O X X X X X 0xD1 O O X O X X X X X | 0xBAh | 0 | Х | 0 | 0 | 0 | Х | 0 | Х | | | Boot Device Selection (BDS) 0xD0 O O X O X X X X Trying to boot device selection 0 0xD1 O O X O X X X O Trying to boot device selection 1 | 0xBCh | 0 | Х | 0 | 0 | 0 | 0 | Х | Х | | | 0xD0 O X O X X X X X Trying to boot device selection 0 0xD1 O O X O X X X O Trying to boot device selection 1 | | | | | | u | | | | | | 0xD1 O O X O X X X O Trying to boot device selection 1 | | 11 | _ | • | | Х | Х | Х | Χ | Trying to boot device selection 0 | | | | | | | | | | | | | | $0 \times 0 = 0 \times $ | 0xD2 | 0 | 0 | X | 0 | X | X | Ô | X | Trying to boot device selection 2 | | | | D | | | ED D | | er | | | |----------------|---------|-------|--------|--------|----------|--------|------|--------|-------------------------------------------------------------------------------------------------| | | | | | | , X=O | | | | | | Checkpoint | l | lpper | Nibb | le | L | ower | Nibb | le | Description | | | MSB | | | | | | | LSB | Description | | | 8h | 4h | 2h | 1h | 8h | 4h | 2h | 1h | | | LED | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | | 0xD3 | 0 | 0 | Χ | 0 | Х | Χ | 0 | 0 | Trying to boot device selection 3 | | 0xD4 | 0 | 0 | Χ | 0 | Χ | 0 | Х | X | Trying to boot device selection 4 | | 0xD5 | 0 | 0 | Х | 0 | Χ | 0 | Х | 0 | Trying to boot device selection 5 | | 0xD6 | 0 | 0 | Χ | 0 | Х | 0 | 0 | X | Trying to boot device selection 6 | | 0Xd7 | 0 | 0 | Х | 0 | Х | 0 | 0 | 0 | Trying to boot device selection 7 | | 0xD8 | 0 | 0 | Χ | 0 | 0 | Χ | Χ | X | Trying to boot device selection 8 | | 0xD9 | 0 | 0 | Х | 0 | 0 | Χ | Х | 0 | Trying to boot device selection 9 | | 0xDA | 0 | 0 | Х | 0 | 0 | Х | 0 | Х | Trying to boot device selection A | | 0xDB | 0 | 0 | Х | 0 | 0 | Х | 0 | 0 | Trying to boot device selection B | | 0xDC | 0 | 0 | Х | 0 | 0 | 0 | Х | Χ | Trying to boot device selection C | | 0xDD | 0 | 0 | Х | 0 | 0 | 0 | Х | 0 | Trying to boot device selection D | | 0xDE | 0 | 0 | Х | 0 | 0 | 0 | 0 | Х | Trying to boot device selection E | | 0xDF | 0 | 0 | X | 0 | 0 | 0 | 0 | 0 | Trying to boot device selection F | | Pre-EFI Initia | alizati | on (P | EI) Co | ore | | | | | | | 0xE0h | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Χ | Started dispatching early initialization modules (PEIM) | | 0xE1h | 0 | 0 | 0 | Χ | Χ | Χ | Χ | 0 | Reserved for Initializaiton module use (PEIM) | | 0xE2h | 0 | 0 | 0 | Χ | Χ | Χ | 0 | Χ | Initial memory found, configured, and installed correctly | | 0xE3h | 0 | 0 | 0 | Χ | Χ | Χ | 0 | 0 | Reserved for Initializaiton module use (PEIM) | | | ition l | Envir | onme | nt (D) | | | | | anied by a beep code) | | 0xE4h | 0 | 0 | 0 | Х | Х | 0 | X | X | Entered EFI driver execution phase (DXE) | | 0xE5h | 0 | 0 | 0 | X | X | 0 | X | 0 | Started dispatching drivers | | 0xE6h | 0 | 0 | 0 | X | Χ | 0 | 0 | X | Started connecting drivers | | DXE Drivers | | _ | _ | V | | _ | V | _ | Mailing for upon input | | 0xE7h | 0 | 0 | 0 | X | 0 0 | O<br>X | X | O<br>X | Waiting for user input | | 0xE8h | 0 | 0 | 0 | X | 0 | X | X | 0 | Checking password | | 0xE9h<br>0xEAh | 0 | 0 | 0 | X | 00 | X | ô | X | Entering BIOS setup Flash Update | | 0xEEh | 0 | 0 | 0 | X | 0 | ô | 0 | X | Calling Int 19. One beep unless silent boot is enabled. | | 0xEFh | Ö | 0 | 0 | X | C | 0 | 0 | Ô | Unrecoverable boot failure | | Runtime Pl | | EFI ( | _ | | Syster | | _ | | | | 0xF4h | 0 | 0 | 0 | 0 | X | 0 | Х | Х | Entering Sleep state | | 0xF5h | 0 | 0 | 0 | 0 | Х | 0 | Х | 0 | Exiting Sleep state | | 0xF8h | 0 | 0 | 0 | 0 | 0 | Х | Х | Х | Operating system has requested EFI to close boot services (ExitBootServices () Has been called) | | 0xF9h | 0 | 0 | 0 | 0 | 0 | X | Х | 0 | Operating system has switched to virtual address mode (SetVirtualAddressMap () Has been called) | | 0xFAh | 0 | 0 | 0 | 0 | 0 | Х | 0 | Х | Operating system has requested the system to reset (ResetSystem ( ) has been called) | | Pre-EFI Initia | alizati | on Mo | odule | (PEII | /I) / Re | ecove | ry | | | | 0x30h | Х | Χ | 0 | 0 | Х | Χ | Х | Х | Crisis recovery has been initiated because of a user request | | 0x31h | Χ | Χ | 0 | 0 | Χ | Χ | Х | 0 | Crisis recovery has been initiated by software (corrupt flash) | | 0x34h | Х | Χ | 0 | 0 | Χ | 0 | Х | X | Loading crisis recovery capsule | | 0x35h | X | X | 0 | 0 | X | 0 | X | 0 | Handing off control to the crisis recovery capsule | | 0x3Fh | Х | Χ | 0 | 0 | 0 | 0 | 0 | 0 | Unable to complete crisis recovery capsule | ## Appendix E: Intel® Server System SR1630BC The Intel® Server System SR1630BC 1U server system is designed to support the Intel® Server Board S5500BC. The server board and the system have features designed to support the high-density server market. For more information, refer to the *Intel® Server System SR1630BC Technical Product Specification (TPS)*. | Α | Rack handles (two) | F | CPU Heatsink (two) | |---|----------------------------|---|--------------------------| | В | Processor air duct | G | System blower fans (two) | | С | System memory DIMM sockets | Н | Hard drives (two) | | D | PCI add-in card bracket | I | Control panel | | Е | Power supply | J | Slimline optical drive | Figure 49. 1U Intel® Server System SR1630BC Overview # Appendix F: Supported Intel® Server Chassis SC5650 and Intel® Server System SC5650BCDP The Intel® Entry Server Chassis SC5650 is a 5.2U pedestal chassis designed to support the Intel® Server Boards S5500BC. The Intel® Entry Server Chassis SC5650 addresses the value server market with two power factor correction (PFC) power supply unit (PSU) configurations: - SC5650DP 600-W fixed PSU for dual-processor server boards - SC5650BRP 600-W 1+1 redundant PSU for dual-processor server boards For more information, see the *Intel® Server Chassis SC5650 Technical Product Specification (TPS)*. - A. Control panel controls and indicators - B. Two half-height 5.25-inch peripheral drive bays - C. 3.5-inch removable media drive bay - D. Internal hard drive bay cage (behind door) - E. Security lock - F. USB ports Figure 50. 5U Intel® Entry Server Chassis SC5650 Overview ## Glossary | Term | Definition | | | |--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | ACPI | Advanced Configuration and Power Interface | | | | AP | Application Processor | | | | APIC | Advanced Programmable Interrupt Control | | | | ASIC | Application Specific Integrated Circuit | | | | ASMI | Advanced Server Management Interface | | | | BIOS | Basic Input/Output System | | | | BIST | Built-In Self Test | | | | BMC | Baseboard Management Controller | | | | Bridge | Circuitry connecting one computer bus to another, allowing an agent on one to access the other | | | | BSP | Bootstrap Processor | | | | byte | 8-bit quantity | | | | CBC | Chassis Bridge Controller (A microcontroller connected to one or more other CBCs, together they bridge the IPMB buses of multiple chassis. | | | | CEK | Common Enabling Kit | | | | CHAP | Challenge Handshake Authentication Protocol | | | | CMOS | In terms of this specification, this describes the PC-AT compatible region of battery-backed 128 bytes of memory, which normally resides on the server board. | | | | DPC | Direct Platform Control | | | | EEPROM | Electrically Erasable Programmable Read-Only Memory | | | | EHCI | Enhanced Host Controller Interface | | | | EMP | Emergency Management Port | | | | EPS | External Product Specification | | | | ESB2 | Enterprise South Bridge 2 | | | | FBD | Fully Buffered DIMM | | | | FMB | Flexible Mother Board | | | | FRB | Fault Resilient Booting | | | | FRU | Field Replaceable Unit | | | | FSB | Front Side Bus | | | | GB | 1024 MB | | | | GPIO | General Purpose I/O | | | | GTL | Gunning Transceiver Logic | | | | HSC | Hot-Swap Controller | | | | Hz | Hertz (1 cycle/second) | | | | I2C | Inter-Integrated Circuit Bus | | | | IA | Intel® Architecture | | | | IBF | Input Buffer | | | | ICH | I/O Controller Hub | | | | ICMB | Intelligent Chassis Management Bus | | | | IERR | Internal Error | | | | IFB | I/O and Firmware Bridge | | | | INTR | Interrupt | | | | IP | Internet Protocol | | | | Term | Definition | |---------|--------------------------------------------------------------------------------------------| | IPMB | Intelligent Platform Management Bus | | IPMI | Intelligent Platform Management Interface | | IR | Infrared | | ITP | In-Target Probe | | KB | 1024 bytes | | KCS | Keyboard Controller Style | | LAN | Local Area Network | | LCD | Liquid Crystal Display | | LED | Light Emitting Diode | | LPC | Low Pin Count | | LUN | Logical Unit Number | | MAC | Media Access Control | | MB | 1024 KB | | MCH | Memory Controller Hub | | MD2 | Message Digest 2 – Hashing Algorithm | | MD5 | Message Digest 5 – Hashing Algorithm – Higher Security | | ms | Milliseconds | | MTTR | Memory Type Range Register | | Mux | Multiplexor | | NIC | Network Interface Controller | | NMI | Nonmaskable Interrupt | | OBF | Output Buffer | | OEM | Original Equipment Manufacturer | | Ohm | Unit of electrical resistance | | PEF | Platform Event Filtering | | PEP | Platform Event Paging | | PIA | Platform Information Area (This feature configures the firmware for the platform hardware) | | PLD | Programmable Logic Device | | PMI | Platform Management Interrupt | | POST | Power-On Self Test | | PSMI | Power Supply Management Interface | | PWM | Pulse-Width Modulation | | RAM | Random Access Memory | | RASUM | Reliability, Availability, Serviceability, Usability, and Manageability | | RISC | Reduced Instruction Set Computing | | ROM | Read Only Memory | | RTC | Real-Time Clock (Component of ICH peripheral chip on the server board) | | SDR | Sensor Data Record | | SECC | Single Edge Connector Cartridge | | SEEPROM | Serial Electrically Erasable Programmable Read-Only Memory | | SEL | System Event Log | | SIO | Server Input/Output | | SMI | Server Management Interrupt (SMI is the highest priority nonmaskable interrupt) | | SMM | Server Management Mode | | Term | Definition | |------|---------------------------------------------| | SNMP | Simple Network Management Protocol | | TBD | To Be Determined | | TIM | Thermal Interface Material | | UART | Universal Asynchronous Receiver/Transmitter | | UDP | User Datagram Protocol | | UHCI | Universal Host Controller Interface | | UTC | Coordinated Universal Time | | VID | Voltage Identification | | VRD | Voltage Regulator Down | | Word | 16-bit quantity | | ZIF | Zero Insertion Force | #### Reference Documents - Intel<sup>®</sup> S5500 Chipsets Server Board BIOS External Product Specification - Intel<sup>®</sup> S5500 Chipsets Server Board Baseboard Management Controller Core External Product Specification - Intel<sup>®</sup> Remote Management Module 2 Technical Product Specification - Intelligent Platform Management Interface (IPMI) 2.0 Specification - Intel<sup>®</sup> S5500 Chipset I/O Hub (IOH) 36D/24D External Design Specification - Intel® Xeon® Processor 5500 Series and LGA1366 Socket Thermal/Mechanical Design Guide - Intel<sup>®</sup> Xeon® Processor 5500 Series External Design Specification - Intel<sup>®</sup> Xeon® Processor 5500 Series Electrical, Mechanical, and Thermal Specifications - Intel<sup>®</sup> Virtualization Technology for Directed I/O Architecture Specification - Intel<sup>®</sup> I/O Controller Hub 9 (ICH9) Family Datasheet - Intel<sup>®</sup> I/O Controller Hub 10 (ICH10) Family EDS Specification Update - Intel<sup>®</sup> Server Chassis SC5650 Technical Product Specification - Intel<sup>®</sup> Server System SR1630BC Technical Product Specification